Lofty 
								
							 
						 
						
							
							
							
							
								
							
							
								8cc9aa7fc6 
								
							 
						 
						
							
							
								
								intel_alm: drop quartus support  
							
							
							
						 
						
							2024-05-03 11:32:33 +01:00 
							
								 
							
							
								 
							
						 
					 
				
					
						
							
								
								
									Lofty 
								
							 
						 
						
							
							
							
							
								
							
							
								fb7af093a8 
								
							 
						 
						
							
							
								
								intel_alm: re-enable 8x40-bit M10K support  
							
							
							
						 
						
							2023-05-29 06:42:03 +01:00 
							
								 
							
							
								 
							
						 
					 
				
					
						
							
								
								
									Lofty 
								
							 
						 
						
							
							
							
							
								
							
							
								cac1bc6fbe 
								
							 
						 
						
							
							
								
								intel_alm: enable M10K initialisation  
							
							
							
						 
						
							2023-05-25 18:56:34 +01:00 
							
								 
							
							
								 
							
						 
					 
				
					
						
							
								
								
									Lofty 
								
							 
						 
						
							
							
							
							
								
							
							
								00b0e850db 
								
							 
						 
						
							
							
								
								intel_alm: re-enable carry chains for ABC9  
							
							
							
						 
						
							2023-05-25 18:28:10 +01:00 
							
								 
							
							
								 
							
						 
					 
				
					
						
							
								
								
									KrystalDelusion 
								
							 
						 
						
							
							
							
							
								
							
							
								9465b2af95 
								
							 
						 
						
							
							
								
								Fitting help messages to 80 character width  
							
							... 
							
							
							
							Uses the regex below to search (using vscode):
	^\t\tlog\("(.{10,}(?<!\\n)|.{81,}\\n)"\);
Finds any log messages double indented (which help messages are)
and checks if *either* there are is no newline character at the end,
*or* the number of characters before the newline is more than 80. 
							
						 
						
							2022-08-24 10:40:57 +12:00 
							
								 
							
							
								 
							
						 
					 
				
					
						
							
								
								
									Lofty 
								
							 
						 
						
							
							
							
							
								
							
							
								9f7a55c99f 
								
							 
						 
						
							
							
								
								intel_alm: M10K write-enable is negative-true  
							
							
							
						 
						
							2022-03-09 20:18:06 +00:00 
							
								 
							
							
								 
							
						 
					 
				
					
						
							
								
								
									Lofty 
								
							 
						 
						
							
							
							
							
								
							
							
								d015c2b48a 
								
							 
						 
						
							
							
								
								intel_alm: disable 256x40 M10K mode  
							
							... 
							
							
							
							This BRAM mode uses both address ports, making it effectively single-port.
Since memory_bram can't presently map to single-port memories, remove it. 
							
						 
						
							2021-12-22 00:42:33 +01:00 
							
								 
							
							
								 
							
						 
					 
				
					
						
							
								
								
									Lofty 
								
							 
						 
						
							
							
							
							
								
							
							
								a31c8a82be 
								
							 
						 
						
							
							
								
								intel_alm: preliminary Arria V support  
							
							
							
						 
						
							2021-11-25 17:20:36 +01:00 
							
								 
							
							
								 
							
						 
					 
				
					
						
							
								
								
									Olivier Galibert 
								
							 
						 
						
							
							
							
							
								
							
							
								6e78a80ff9 
								
							 
						 
						
							
							
								
								CycloneV: Add (passthrough) support for cyclonev_oscillator  
							
							
							
						 
						
							2021-10-17 20:00:03 +02:00 
							
								 
							
							
								 
							
						 
					 
				
					
						
							
								
								
									Olivier Galibert 
								
							 
						 
						
							
							
							
							
								
							
							
								6253d4ec9e 
								
							 
						 
						
							
							
								
								CycloneV: Add (passthrough) support for cyclonev_hps_interface_mpu_general_purpose  
							
							
							
						 
						
							2021-10-17 10:39:13 +02:00 
							
								 
							
							
								 
							
						 
					 
				
					
						
							
								
								
									Claire Xenia Wolf 
								
							 
						 
						
							
							
							
							
								
							
							
								92e705cb51 
								
							 
						 
						
							
							
								
								Fix files with CRLF line endings  
							
							
							
						 
						
							2021-06-09 12:16:33 +02:00 
							
								 
							
							
								 
							
						 
					 
				
					
						
							
								
								
									Claire Xenia Wolf 
								
							 
						 
						
							
							
							
							
								
							
							
								72787f52fc 
								
							 
						 
						
							
							
								
								Fixing old e-mail addresses and deadnames  
							
							... 
							
							
							
							s/((Claire|Xen|Xenia|Clifford)\s+)+(Wolf|Xen)\s+<(claire|clifford)@(symbioticeda.com|clifford.at|yosyshq.com)>/Claire Xenia Wolf <claire@yosyshq.com>/gi;
s/((Nina|Nak|N\.)\s+)+Engelhardt\s+<nak@(symbioticeda.com|yosyshq.com)>/N. Engelhardt <nak@yosyshq.com>/gi;
s/((David)\s+)+Shah\s+<(dave|david)@(symbioticeda.com|yosyshq.com|ds0.me)>/David Shah <dave@ds0.me>/gi;
s/((Miodrag)\s+)+Milanovic\s+<(miodrag|micko)@(symbioticeda.com|yosyshq.com)>/Miodrag Milanovic <micko@yosyshq.com>/gi;
s,https?://www.clifford.at/yosys/,http://yosyshq.net/yosys/,g ; 
							
						 
						
							2021-06-08 00:39:36 +02:00 
							
								 
							
							
								 
							
						 
					 
				
					
						
							
								
								
									gatecat 
								
							 
						 
						
							
							
							
							
								
							
							
								34a08750fa 
								
							 
						 
						
							
							
								
								intel_alm: Fix illegal carry chains  
							
							... 
							
							
							
							Signed-off-by: gatecat <gatecat@ds0.me> 
							
						 
						
							2021-05-15 22:37:06 +01:00 
							
								 
							
							
								 
							
						 
					 
				
					
						
							
								
								
									gatecat 
								
							 
						 
						
							
							
							
							
								
							
							
								eb106732d9 
								
							 
						 
						
							
							
								
								intel_alm: Add global buffer insertion  
							
							... 
							
							
							
							Signed-off-by: gatecat <gatecat@ds0.me> 
							
						 
						
							2021-05-15 22:37:06 +01:00 
							
								 
							
							
								 
							
						 
					 
				
					
						
							
								
								
									gatecat 
								
							 
						 
						
							
							
							
							
								
							
							
								5dba138c87 
								
							 
						 
						
							
							
								
								intel_alm: Add IO buffer insertion  
							
							... 
							
							
							
							Signed-off-by: gatecat <gatecat@ds0.me> 
							
						 
						
							2021-05-15 22:37:06 +01:00 
							
								 
							
							
								 
							
						 
					 
				
					
						
							
								
								
									gatecat 
								
							 
						 
						
							
							
							
							
								
							
							
								cae905f551 
								
							 
						 
						
							
							
								
								Blackbox all whiteboxes after synthesis  
							
							... 
							
							
							
							This prevents issues like processes in whiteboxes triggering an error in
the JSON backend.
Signed-off-by: gatecat <gatecat@ds0.me> 
							
						 
						
							2021-03-17 21:07:20 +00:00 
							
								 
							
							
								 
							
						 
					 
				
					
						
							
								
								
									Dan Ravensloft 
								
							 
						 
						
							
							
							
							
								
							
							
								028f96e536 
								
							 
						 
						
							
							
								
								intel_alm: better map wide but shallow multiplies  
							
							
							
						 
						
							2020-08-28 23:44:16 +02:00 
							
								 
							
							
								 
							
						 
					 
				
					
						
							
								
								
									Dan Ravensloft 
								
							 
						 
						
							
							
							
							
								
							
							
								1a07b330f8 
								
							 
						 
						
							
							
								
								intel_alm: Add multiply signedness to cells  
							
							... 
							
							
							
							Quartus assumes unsigned multiplication by default, breaking signed
multiplies, so add an input signedness parameter to the MISTRAL_MUL*
cells to propagate to Quartus' <family>_mac cells. 
							
						 
						
							2020-08-26 22:50:16 +02:00 
							
								 
							
							
								 
							
						 
					 
				
					
						
							
								
								
									Dan Ravensloft 
								
							 
						 
						
							
							
							
							
								
							
							
								034b9ec716 
								
							 
						 
						
							
							
								
								intel: move Cyclone V support to intel_alm  
							
							
							
						 
						
							2020-08-20 18:25:05 +02:00 
							
								 
							
							
								 
							
						 
					 
				
					
						
							
								
								
									Dan Ravensloft 
								
							 
						 
						
							
							
							
							
								
							
							
								3b534a203a 
								
							 
						 
						
							
							
								
								intel_alm: fix typo in MISTRAL_MUL27X27 cell name  
							
							
							
						 
						
							2020-08-13 17:08:50 +02:00 
							
								 
							
							
								 
							
						 
					 
				
					
						
							
								
								
									Dan Ravensloft 
								
							 
						 
						
							
							
							
							
								
							
							
								97daf612cb 
								
							 
						 
						
							
							
								
								intel_alm: add more megafunctions. NFC.  
							
							
							
						 
						
							2020-08-12 18:39:22 +02:00 
							
								 
							
							
								 
							
						 
					 
				
					
						
							
								
								
									Marcelina Kościelnicka 
								
							 
						 
						
							
							
							
							
								
							
							
								9a4f420b4b 
								
							 
						 
						
							
							
								
								Replace opt_rmdff with opt_dff.  
							
							
							
						 
						
							2020-08-07 13:21:03 +02:00 
							
								 
							
							
								 
							
						 
					 
				
					
						
							
								
								
									Dan Ravensloft 
								
							 
						 
						
							
							
							
							
								
							
							
								a2fb84fd0c 
								
							 
						 
						
							
							
								
								intel_alm: direct M10K instantiation  
							
							... 
							
							
							
							This reverts commit a3a90f6377 
							
						 
						
							2020-07-27 15:39:06 +02:00 
							
								 
							
							
								 
							
						 
					 
				
					
						
							
								
								
									Dan Ravensloft 
								
							 
						 
						
							
							
							
							
								
							
							
								62311b7ec0 
								
							 
						 
						
							
							
								
								intel_alm: increase abc9 -W  
							
							
							
						 
						
							2020-07-26 23:56:54 +02:00 
							
								 
							
							
								 
							
						 
					 
				
					
						
							
								
								
									Dan Ravensloft 
								
							 
						 
						
							
							
							
							
								
							
							
								4d9d90079c 
								
							 
						 
						
							
							
								
								intel_alm: add additional ABC9 timings  
							
							
							
						 
						
							2020-07-23 11:57:07 +01:00 
							
								 
							
							
								 
							
						 
					 
				
					
						
							
								
								
									Lofty 
								
							 
						 
						
							
							
							
							
								
							
							
								a3a90f6377 
								
							 
						 
						
							
							
								
								Revert "intel_alm: direct M10K instantiation"  
							
							... 
							
							
							
							This reverts commit 09ecb9b2cf 
							
						 
						
							2020-07-13 18:05:38 +02:00 
							
								 
							
							
								 
							
						 
					 
				
					
						
							
								
								
									Dan Ravensloft 
								
							 
						 
						
							
							
							
							
								
							
							
								09ecb9b2cf 
								
							 
						 
						
							
							
								
								intel_alm: direct M10K instantiation  
							
							
							
						 
						
							2020-07-05 23:28:59 +02:00 
							
								 
							
							
								 
							
						 
					 
				
					
						
							
								
								
									Dan Ravensloft 
								
							 
						 
						
							
							
							
							
								
							
							
								b004f09018 
								
							 
						 
						
							
							
								
								intel_alm: DSP inference  
							
							
							
						 
						
							2020-07-05 05:39:20 +02:00 
							
								 
							
							
								 
							
						 
					 
				
					
						
							
								
								
									Marcelina Kościelnicka 
								
							 
						 
						
							
							
							
							
								
							
							
								3ca2de0f77 
								
							 
						 
						
							
							
								
								synth_intel_alm: Use dfflegalize.  
							
							
							
						 
						
							2020-07-04 22:56:16 +02:00 
							
								 
							
							
								 
							
						 
					 
				
					
						
							
								
								
									Dan Ravensloft 
								
							 
						 
						
							
							
							
							
								
							
							
								c6765443fd 
								
							 
						 
						
							
							
								
								Improve MISTRAL_FF specify rules  
							
							... 
							
							
							
							Co-authored-by: Eddie Hung <eddie@fpgeh.com> 
							
						 
						
							2020-07-04 19:45:10 +02:00 
							
								 
							
							
								 
							
						 
					 
				
					
						
							
								
								
									Eddie Hung 
								
							 
						 
						
							
							
							
							
								
							
							
								2bdced0d68 
								
							 
						 
						
							
							
								
								intel_alm: compose $__MISTRAL_FF_SYNCONLY from MISTRAL_FF  
							
							
							
						 
						
							2020-07-04 19:45:10 +02:00 
							
								 
							
							
								 
							
						 
					 
				
					
						
							
								
								
									Eddie Hung 
								
							 
						 
						
							
							
							
							
								
							
							
								3db3e1e149 
								
							 
						 
						
							
							
								
								intel_alm: add $__ prefix to MISTRAL_FF_SYNCONLY  
							
							
							
						 
						
							2020-07-04 19:45:10 +02:00 
							
								 
							
							
								 
							
						 
					 
				
					
						
							
								
								
									Dan Ravensloft 
								
							 
						 
						
							
							
							
							
								
							
							
								83cde2d02b 
								
							 
						 
						
							
							
								
								intel_alm: ABC9 sequential optimisations  
							
							
							
						 
						
							2020-07-04 19:45:10 +02:00 
							
								 
							
							
								 
							
						 
					 
				
					
						
							
								
								
									whitequark 
								
							 
						 
						
							
							
							
							
								
							
							
								7191dd16f9 
								
							 
						 
						
							
							
								
								Use C++11 final/override keywords.  
							
							
							
						 
						
							2020-06-18 23:34:52 +00:00 
							
								 
							
							
								 
							
						 
					 
				
					
						
							
								
								
									Dan Ravensloft 
								
							 
						 
						
							
							
							
							
								
							
							
								8b4eb78849 
								
							 
						 
						
							
							
								
								intel_alm: fix DFFE matching  
							
							
							
						 
						
							2020-06-11 19:55:51 +02:00 
							
								 
							
							
								 
							
						 
					 
				
					
						
							
								
								
									Marcelina Kościelnicka 
								
							 
						 
						
							
							
							
							
								
							
							
								aee439360b 
								
							 
						 
						
							
							
								
								Add force_downto and force_upto wire attributes.  
							
							... 
							
							
							
							Fixes  #2058 . 
						
							2020-05-19 01:42:40 +02:00 
							
								 
							
							
								 
							
						 
					 
				
					
						
							
								
								
									Eddie Hung 
								
							 
						 
						
							
							
							
							
								
							
							
								8fbb55f4ab 
								
							 
						 
						
							
							
								
								synth_*: no need to explicitly read +/abc9_model.v  
							
							
							
						 
						
							2020-05-14 10:33:56 -07:00 
							
								 
							
							
								 
							
						 
					 
				
					
						
							
								
								
									Dan Ravensloft 
								
							 
						 
						
							
							
							
							
								
							
							
								5b779f7f4e 
								
							 
						 
						
							
							
								
								intel_alm: direct LUTRAM cell instantiation  
							
							... 
							
							
							
							By instantiating the LUTRAM cell directly, we avoid a trip through
altsyncram, which speeds up Quartus synthesis time. This also gives
a little more flexibility, as Yosys can build RAMs out of individual
32x1 LUTRAM cells.
While working on this, I discovered that the mem_init0 parameter of
<family>_mlab_cell gets ignored by Quartus. 
							
						 
						
							2020-05-07 21:03:13 +02:00 
							
								 
							
							
								 
							
						 
					 
				
					
						
							
								
								
									Dan Ravensloft 
								
							 
						 
						
							
							
							
							
								
							
							
								4ca5f9799b 
								
							 
						 
						
							
							
								
								intel_alm: cleanup duplication  
							
							
							
						 
						
							2020-04-24 11:26:48 +02:00 
							
								 
							
							
								 
							
						 
					 
				
					
						
							
								
								
									Dan Ravensloft 
								
							 
						 
						
							
							
							
							
								
							
							
								3d149aff73 
								
							 
						 
						
							
							
								
								intel_alm: work around a Quartus ICE  
							
							
							
						 
						
							2020-04-23 11:03:28 +02:00 
							
								 
							
							
								 
							
						 
					 
				
					
						
							
								
								
									Dan Ravensloft 
								
							 
						 
						
							
							
							
							
								
							
							
								16a3048308 
								
							 
						 
						
							
							
								
								intel_alm: Documentation improvements  
							
							
							
						 
						
							2020-04-21 19:38:15 +02:00 
							
								 
							
							
								 
							
						 
					 
				
					
						
							
								
								
									Dan Ravensloft 
								
							 
						 
						
							
							
							
							
								
							
							
								43cc6bd8a1 
								
							 
						 
						
							
							
								
								synth_intel_alm: VQM support  
							
							
							
						 
						
							2020-04-15 16:15:25 +02:00 
							
								 
							
							
								 
							
						 
					 
				
					
						
							
								
								
									Dan Ravensloft 
								
							 
						 
						
							
							
							
							
								
							
							
								2e37e62e6b 
								
							 
						 
						
							
							
								
								synth_intel_alm: alternative synthesis for Intel FPGAs  
							
							... 
							
							
							
							By operating at a layer of abstraction over the rather clumsy Intel primitives,
we can avoid special hacks like `dffinit -highlow` in favour of simple techmapping.
This also makes the primitives much easier to manipulate, and more descriptive
(no more cyclonev_lcell_comb to mean anything from a LUT2 to a LUT6). 
							
						 
						
							2020-04-15 11:40:41 +02:00