Yosys Bot 
								
							 
						 
						
							
							
							
							
								
							
							
								dc20d9e842 
								
							 
						 
						
							
							
								
								Bump version  
							
							
							
						 
						
							2020-08-21 00:10:06 +00:00 
							
								 
							
						 
					 
				
					
						
							
								
								
									Marcelina Kościelnicka 
								
							 
						 
						
							
							
							
							
								
							
							
								082cbcb4c7 
								
							 
						 
						
							
							
								
								synth_intel: Remove incomplete Arria 10 GX support.  
							
							... 
							
							
							
							The techmap rules for this target do not work in the first place (note
lack of >2-input LUT mappings), and if proper support is ever added,
it'd be better placed in the synth_intel_alm backend. 
							
						 
						
							2020-08-21 01:46:06 +02:00 
							
								 
							
						 
					 
				
					
						
							
								
								
									Peder Bergebakken Sundt 
								
							 
						 
						
							
							
							
							
								
							
							
								656ee70f8e 
								
							 
						 
						
							
							
								
								proc: Add -nomux switch  
							
							... 
							
							
							
							running proc -nomux will ommit the proc_mux pass 
							
						 
						
							2020-08-20 22:58:08 +02:00 
							
								 
							
						 
					 
				
					
						
							
								
								
									Noah Moroze 
								
							 
						 
						
							
							
							
							
								
							
							
								91682d189e 
								
							 
						 
						
							
							
								
								Ensure smt2 comments are associated with accessors  
							
							
							
						 
						
							2020-08-20 16:00:05 -04:00 
							
								 
							
						 
					 
				
					
						
							
								
								
									Dan Ravensloft 
								
							 
						 
						
							
							
							
							
								
							
							
								034b9ec716 
								
							 
						 
						
							
							
								
								intel: move Cyclone V support to intel_alm  
							
							
							
						 
						
							2020-08-20 18:25:05 +02:00 
							
								 
							
						 
					 
				
					
						
							
								
								
									clairexen 
								
							 
						 
						
							
							
								
								
							
							
							
								
							
							
								d9dd8bc748 
								
							 
						 
						
							
							
								
								Merge pull request  #2347  from YosysHQ/mwk/techmap-shift-fixes  
							
							... 
							
							
							
							techmap/shift_shiftx: Remove the "shiftx2mux" special path. 
							
						 
						
							2020-08-20 16:25:56 +02:00 
							
								 
							
						 
					 
				
					
						
							
								
								
									clairexen 
								
							 
						 
						
							
							
								
								
							
							
							
								
							
							
								a96df40814 
								
							 
						 
						
							
							
								
								Merge pull request  #2344  from YosysHQ/mwk/opt_share-fixes  
							
							... 
							
							
							
							opt_share: Refactor, fix some bugs. 
							
						 
						
							2020-08-20 16:24:53 +02:00 
							
								 
							
						 
					 
				
					
						
							
								
								
									clairexen 
								
							 
						 
						
							
							
								
								
							
							
							
								
							
							
								1d0d9d5c86 
								
							 
						 
						
							
							
								
								Merge pull request  #2337  from YosysHQ/mwk/clean-keep-wire  
							
							... 
							
							
							
							opt_clean: Fix module keep rules. 
							
						 
						
							2020-08-20 16:23:55 +02:00 
							
								 
							
						 
					 
				
					
						
							
								
								
									clairexen 
								
							 
						 
						
							
							
								
								
							
							
							
								
							
							
								799076af24 
								
							 
						 
						
							
							
								
								Merge pull request  #2333  from YosysHQ/mwk/peepopt-shiftmul-signed  
							
							... 
							
							
							
							peeopt.shiftmul: Add a signedness check. 
							
						 
						
							2020-08-20 16:23:07 +02:00 
							
								 
							
						 
					 
				
					
						
							
								
								
									clairexen 
								
							 
						 
						
							
							
								
								
							
							
							
								
							
							
								6a68b8ed54 
								
							 
						 
						
							
							
								
								Merge pull request  #2328  from YosysHQ/mwk/opt_dff-cleanup  
							
							... 
							
							
							
							Remove passes redundant with opt_dff 
							
						 
						
							2020-08-20 16:21:58 +02:00 
							
								 
							
						 
					 
				
					
						
							
								
								
									clairexen 
								
							 
						 
						
							
							
								
								
							
							
							
								
							
							
								faf8e19511 
								
							 
						 
						
							
							
								
								Merge pull request  #2327  from YosysHQ/mwk/techmap-constmap-fix  
							
							... 
							
							
							
							techmap.CONSTMAP: Handle outputs before inputs. 
							
						 
						
							2020-08-20 16:21:09 +02:00 
							
								 
							
						 
					 
				
					
						
							
								
								
									clairexen 
								
							 
						 
						
							
							
								
								
							
							
							
								
							
							
								16bb3fc8bb 
								
							 
						 
						
							
							
								
								Merge pull request  #2326  from YosysHQ/mwk/peeopt-muldiv-sign  
							
							... 
							
							
							
							peepopt.muldiv: Add a signedness check. 
							
						 
						
							2020-08-20 16:19:37 +02:00 
							
								 
							
						 
					 
				
					
						
							
								
								
									clairexen 
								
							 
						 
						
							
							
								
								
							
							
							
								
							
							
								1cdb533fa5 
								
							 
						 
						
							
							
								
								Merge pull request  #2319  from YosysHQ/mwk/techmap-celltype-pattern  
							
							... 
							
							
							
							techmap: Add support for [] wildcards in techmap_celltype. 
							
						 
						
							2020-08-20 16:18:40 +02:00 
							
								 
							
						 
					 
				
					
						
							
								
								
									Marcelina Kościelnicka 
								
							 
						 
						
							
							
							
							
								
							
							
								50d532f01c 
								
							 
						 
						
							
							
								
								techmap/shift_shiftx: Remove the "shiftx2mux" special path.  
							
							... 
							
							
							
							Our techmap rules for $shift and $shiftx cells contained a special path
that aimed to decompose the shift LSB-first instead of MSB-first in
select cases that come up in pmux lowering.  This path was needlessly
overcomplicated and contained bugs.
Instead of doing that, just switch over the main path to iterate
LSB-first (except for the specially-handled MSB for signed shifts
and overflow handling).  This also makes the code consistent with
shl/shr/sshl/sshr cells, which are already decomposed LSB-first.
Fixes  #2346 . 
							
						 
						
							2020-08-20 12:44:09 +02:00 
							
								 
							
						 
					 
				
					
						
							
								
								
									Yosys Bot 
								
							 
						 
						
							
							
							
							
								
							
							
								23719ad46d 
								
							 
						 
						
							
							
								
								Bump version  
							
							
							
						 
						
							2020-08-20 00:10:07 +00:00 
							
								 
							
						 
					 
				
					
						
							
								
								
									clairexen 
								
							 
						 
						
							
							
								
								
							
							
							
								
							
							
								87b9ee330d 
								
							 
						 
						
							
							
								
								Merge pull request  #2122  from PeterCrozier/struct_array2  
							
							... 
							
							
							
							Support 2D bit arrays in structures. Optimise array indexing. 
							
						 
						
							2020-08-19 17:58:37 +02:00 
							
								 
							
						 
					 
				
					
						
							
								
								
									Yosys Bot 
								
							 
						 
						
							
							
							
							
								
							
							
								93d663be62 
								
							 
						 
						
							
							
								
								Bump version  
							
							
							
						 
						
							2020-08-19 00:10:09 +00:00 
							
								 
							
						 
					 
				
					
						
							
								
								
									Xiretza 
								
							 
						 
						
							
							
							
							
								
							
							
								916028906a 
								
							 
						 
						
							
							
								
								Ensure \A_SIGNED is never used with $shiftx  
							
							... 
							
							
							
							It has no effect on the output ($shiftx doesn't perform any sign
extension whatsoever), so an attempt to use it should be caught early. 
							
						 
						
							2020-08-18 19:36:24 +02:00 
							
								 
							
						 
					 
				
					
						
							
								
								
									Xiretza 
								
							 
						 
						
							
							
							
							
								
							
							
								928fd40c2e 
								
							 
						 
						
							
							
								
								Respect \A_SIGNED for $shift  
							
							... 
							
							
							
							This reflects the behaviour of $shr/$shl, which sign-extend their A
operands to the size of their output, then do a logical shift (shift in
0-bits). 
							
						 
						
							2020-08-18 19:36:24 +02:00 
							
								 
							
						 
					 
				
					
						
							
								
								
									N. Engelhardt 
								
							 
						 
						
							
							
							
							
								
							
							
								850f66cfdd 
								
							 
						 
						
							
							
								
								include both power-of-two and non-power-of-two testcases  
							
							
							
						 
						
							2020-08-18 18:54:22 +02:00 
							
								 
							
						 
					 
				
					
						
							
								
								
									clairexen 
								
							 
						 
						
							
							
								
								
							
							
							
								
							
							
								22765ef0a5 
								
							 
						 
						
							
							
								
								Merge pull request  #2339  from zachjs/display-format-0s  
							
							... 
							
							
							
							Allow %0s $display format specifier 
							
						 
						
							2020-08-18 17:39:01 +02:00 
							
								 
							
						 
					 
				
					
						
							
								
								
									clairexen 
								
							 
						 
						
							
							
								
								
							
							
							
								
							
							
								4aa0dc4dc7 
								
							 
						 
						
							
							
								
								Merge pull request  #2338  from zachjs/const-branch-finish  
							
							... 
							
							
							
							Propagate const_fold through generate blocks and branches 
							
						 
						
							2020-08-18 17:38:07 +02:00 
							
								 
							
						 
					 
				
					
						
							
								
								
									clairexen 
								
							 
						 
						
							
							
								
								
							
							
							
								
							
							
								a9681f4e06 
								
							 
						 
						
							
							
								
								Merge pull request  #2317  from zachjs/expand-genblock  
							
							... 
							
							
							
							Fix generate scoping issues 
							
						 
						
							2020-08-18 17:37:11 +02:00 
							
								 
							
						 
					 
				
					
						
							
								
								
									Claire Wolf 
								
							 
						 
						
							
							
							
							
								
							
							
								fce5f02a9d 
								
							 
						 
						
							
							
								
								Merge branch 'zachjs-const-func-block-var'  
							
							
							
						 
						
							2020-08-18 17:32:00 +02:00 
							
								 
							
						 
					 
				
					
						
							
								
								
									Claire Wolf 
								
							 
						 
						
							
							
							
							
								
							
							
								7f767bf2b7 
								
							 
						 
						
							
							
								
								Merge branch 'const-func-block-var' of  https://github.com/zachjs/yosys  into zachjs-const-func-block-var  
							
							... 
							
							
							
							Signed-off-by: Claire Wolf <claire@symbioticeda.com> 
							
						 
						
							2020-08-18 17:29:49 +02:00 
							
								 
							
						 
					 
				
					
						
							
								
								
									clairexen 
								
							 
						 
						
							
							
								
								
							
							
							
								
							
							
								5ee9349647 
								
							 
						 
						
							
							
								
								Merge pull request  #2281  from zachjs/const-real  
							
							... 
							
							
							
							Allow reals as constant function parameters 
							
						 
						
							2020-08-18 17:22:20 +02:00 
							
								 
							
						 
					 
				
					
						
							
								
								
									Marcelina Kościelnicka 
								
							 
						 
						
							
							
							
							
								
							
							
								2b777bbda8 
								
							 
						 
						
							
							
								
								opt_share: Refactor, fix some bugs.  
							
							... 
							
							
							
							Fixes  #2334 .
Fixes  #2335 .
Fixes  #2336 . 
						
							2020-08-17 17:26:36 +02:00 
							
								 
							
						 
					 
				
					
						
							
								
								
									Yosys Bot 
								
							 
						 
						
							
							
							
							
								
							
							
								3cb3978ff4 
								
							 
						 
						
							
							
								
								Bump version  
							
							
							
						 
						
							2020-08-14 00:10:13 +00:00 
							
								 
							
						 
					 
				
					
						
							
								
								
									Dan Ravensloft 
								
							 
						 
						
							
							
							
							
								
							
							
								3b534a203a 
								
							 
						 
						
							
							
								
								intel_alm: fix typo in MISTRAL_MUL27X27 cell name  
							
							
							
						 
						
							2020-08-13 17:08:50 +02:00 
							
								 
							
						 
					 
				
					
						
							
								
								
									Yosys Bot 
								
							 
						 
						
							
							
							
							
								
							
							
								f61d62a7bc 
								
							 
						 
						
							
							
								
								Bump version  
							
							
							
						 
						
							2020-08-13 00:10:08 +00:00 
							
								 
							
						 
					 
				
					
						
							
								
								
									whitequark 
								
							 
						 
						
							
							
								
								
							
							
							
								
							
							
								a74a43d85d 
								
							 
						 
						
							
							
								
								Merge pull request  #2340  from andy-knowles/cxxrtl-fix-alu-carryout  
							
							... 
							
							
							
							cxxrtl.h: Fix incorrect CarryOut in alu when Bits % 32 != 0 && Invert == False 
							
						 
						
							2020-08-12 20:02:18 +00:00 
							
								 
							
						 
					 
				
					
						
							
								
								
									Andy Knowles 
								
							 
						 
						
							
							
								
								
							
							
							
								
							
							
								5829d16fcd 
								
							 
						 
						
							
							
								
								cxxrtl.h: Fix incorrect CarryOut in alu()  
							
							
							
						 
						
							2020-08-12 21:04:34 +02:00 
							
								 
							
						 
					 
				
					
						
							
								
								
									Dan Ravensloft 
								
							 
						 
						
							
							
							
							
								
							
							
								97daf612cb 
								
							 
						 
						
							
							
								
								intel_alm: add more megafunctions. NFC.  
							
							
							
						 
						
							2020-08-12 18:39:22 +02:00 
							
								 
							
						 
					 
				
					
						
							
								
								
									Andy Knowles 
								
							 
						 
						
							
							
							
							
								
							
							
								1227c3681b 
								
							 
						 
						
							
							
								
								cxxrtl.h: Fix incorrect CarryOut in alu when Bits % 32 != 0 && Invert == False  
							
							
							
						 
						
							2020-08-12 11:32:57 +02:00 
							
								 
							
						 
					 
				
					
						
							
								
								
									Yosys Bot 
								
							 
						 
						
							
							
							
							
								
							
							
								04f6158bf2 
								
							 
						 
						
							
							
								
								Bump version  
							
							
							
						 
						
							2020-08-10 09:30:51 +00:00 
							
								 
							
						 
					 
				
					
						
							
								
								
									Zachary Snow 
								
							 
						 
						
							
							
							
							
								
							
							
								2ee0b8ebea 
								
							 
						 
						
							
							
								
								Propagate const_fold through generate blocks and branches  
							
							
							
						 
						
							2020-08-09 17:21:08 -04:00 
							
								 
							
						 
					 
				
					
						
							
								
								
									Zachary Snow 
								
							 
						 
						
							
							
							
							
								
							
							
								96ec9acf84 
								
							 
						 
						
							
							
								
								Allow %0s $display format specifier  
							
							
							
						 
						
							2020-08-09 17:19:49 -04:00 
							
								 
							
						 
					 
				
					
						
							
								
								
									Marcelina Kościelnicka 
								
							 
						 
						
							
							
							
							
								
							
							
								2ab350a7b0 
								
							 
						 
						
							
							
								
								opt_clean: Fix module keep rules.  
							
							... 
							
							
							
							- wires with keep attribute now force a module to be kept
- presence of $memwr and $meminit cells no longer forces a module to be
  kept 
							
						 
						
							2020-08-09 13:57:00 +02:00 
							
								 
							
						 
					 
				
					
						
							
								
								
									Marcelina Kościelnicka 
								
							 
						 
						
							
							
							
							
								
							
							
								54a0c083a1 
								
							 
						 
						
							
							
								
								Remove now-redundant dff2dffe pass.  
							
							
							
						 
						
							2020-08-07 13:21:34 +02:00 
							
								 
							
						 
					 
				
					
						
							
								
								
									Marcelina Kościelnicka 
								
							 
						 
						
							
							
							
							
								
							
							
								5693386a4e 
								
							 
						 
						
							
							
								
								Remove now-redundant dff2dffs pass.  
							
							
							
						 
						
							2020-08-07 13:21:34 +02:00 
							
								 
							
						 
					 
				
					
						
							
								
								
									Marcelina Kościelnicka 
								
							 
						 
						
							
							
							
							
								
							
							
								a0e99a9f3f 
								
							 
						 
						
							
							
								
								peepopt: Remove now-redundant dffmux pattern.  
							
							
							
						 
						
							2020-08-07 13:21:34 +02:00 
							
								 
							
						 
					 
				
					
						
							
								
								
									Marcelina Kościelnicka 
								
							 
						 
						
							
							
							
							
								
							
							
								acd8c5c205 
								
							 
						 
						
							
							
								
								Remove now-redundant opt_rmdff pass.  
							
							
							
						 
						
							2020-08-07 13:21:34 +02:00 
							
								 
							
						 
					 
				
					
						
							
								
								
									Marcelina Kościelnicka 
								
							 
						 
						
							
							
							
							
								
							
							
								9a4f420b4b 
								
							 
						 
						
							
							
								
								Replace opt_rmdff with opt_dff.  
							
							
							
						 
						
							2020-08-07 13:21:03 +02:00 
							
								 
							
						 
					 
				
					
						
							
								
								
									Sahand Kashani 
								
							 
						 
						
							
							
							
							
								
							
							
								5157f5623e 
								
							 
						 
						
							
							
								
								Add support for real-valued parameters + preserve type of parameters  
							
							... 
							
							
							
							This commit adds support for real-valued parameters in blackboxes. Additionally,
parameters now retain their types are no longer all encoded as strings.
There is a caveat with this implementation due to my limited knowledge of yosys,
more specifically to how yosys encodes bitwidths of parameter values. The example
below can motivate the implementation choice I took. Suppose a verilog component
is declared with the following parameters:
            parameter signed [26:0] test_signed;
            parameter        [26:0] test_unsigned;
            parameter signed [40:0] test_signed_large;
If you instantiate it as follows:
            defparam <inst_name> .test_signed = 49;
            defparam <inst_name> .test_unsigned = 40'd35;
            defparam <inst_name> .test_signed_large = 40'd12;
If you peek in the RTLIL::Const structure corresponding to these params, you
realize that parameter "test_signed" is being considered as a 32-bit value
since it's declared as "49" without a width specifier, even though the parameter
is defined to have a maximum width of 27 bits.
A similar issue occurs for parameter "test_unsigned" where it is supposed to take
a maximum bit width of 27 bits, but if the user supplies a 40-bit value as above,
then yosys considers the value to be 40 bits.
I suppose this is due to the type being defined by the RHS rather than the definition.
Regardless of this, I emit the same widths as what the user specifies on the RHS when
generating firrtl IR. 
							
						 
						
							2020-08-06 00:49:55 +02:00 
							
								 
							
						 
					 
				
					
						
							
								
								
									Marcelina Kościelnicka 
								
							 
						 
						
							
							
							
							
								
							
							
								c1ed1c28be 
								
							 
						 
						
							
							
								
								peeopt.shiftmul: Add a signedness check.  
							
							... 
							
							
							
							Fixes  #2332 . 
						
							2020-08-05 21:01:20 +02:00 
							
								 
							
						 
					 
				
					
						
							
								
								
									Marcelina Kościelnicka 
								
							 
						 
						
							
							
							
							
								
							
							
								b4a4cb081d 
								
							 
						 
						
							
							
								
								techmap.CONSTMAP: Handle outputs before inputs.  
							
							... 
							
							
							
							Fixes  #2321 . 
						
							2020-08-05 12:28:18 +02:00 
							
								 
							
						 
					 
				
					
						
							
								
								
									Marcelina Kościelnicka 
								
							 
						 
						
							
							
							
							
								
							
							
								e89cc9c02f 
								
							 
						 
						
							
							
								
								peepopt.muldiv: Add a signedness check.  
							
							... 
							
							
							
							Fixes  #2318 . 
						
							2020-08-04 16:30:24 +02:00 
							
								 
							
						 
					 
				
					
						
							
								
								
									Lukasz Dalek 
								
							 
						 
						
							
							
							
							
								
							
							
								daee2d967f 
								
							 
						 
						
							
							
								
								Add test for subarray access on multidimensional arrays  
							
							... 
							
							
							
							Signed-off-by: Lukasz Dalek <ldalek@antmicro.com> 
							
						 
						
							2020-08-03 17:07:33 +02:00 
							
								 
							
						 
					 
				
					
						
							
								
								
									Lukasz Dalek 
								
							 
						 
						
							
							
							
							
								
							
							
								ba08c25133 
								
							 
						 
						
							
							
								
								Fix subarray access condition  
							
							... 
							
							
							
							Signed-off-by: Lukasz Dalek <ldalek@antmicro.com> 
							
						 
						
							2020-08-03 16:16:04 +02:00 
							
								 
							
						 
					 
				
					
						
							
								
								
									Lukasz Dalek 
								
							 
						 
						
							
							
							
							
								
							
							
								6e78f3a197 
								
							 
						 
						
							
							
								
								Test multirange (unpacked) arrays size  
							
							... 
							
							
							
							Signed-off-by: Lukasz Dalek <ldalek@antmicro.com> 
							
						 
						
							2020-08-03 15:34:55 +02:00