fayalite/crates/fayalite
Jacob Lifshay 3458c21f44
All checks were successful
/ deps (pull_request) Successful in 19s
/ test (pull_request) Successful in 3m38s
/ deps (push) Successful in 15s
/ test (push) Successful in 4m10s
add #[hdl(cmp_eq)] to implement HdlPartialEq automatically
2025-02-16 20:48:16 -08:00
..
examples change register names to end in _reg by convention 2024-10-06 18:50:09 -07:00
src add #[hdl(cmp_eq)] to implement HdlPartialEq automatically 2025-02-16 20:48:16 -08:00
tests add #[hdl(cmp_eq)] to implement HdlPartialEq automatically 2025-02-16 20:48:16 -08:00
build.rs add test for cfgs 2024-12-28 23:39:50 -08:00
Cargo.toml simulator WIP: use petgraph for topological sort over assignments 2024-11-20 22:53:54 -08:00
LICENSE.md prep for eventual publishing 2024-07-11 22:39:00 -07:00
Notices.txt prep for eventual publishing 2024-07-11 22:39:00 -07:00
README.md prep for eventual publishing 2024-07-11 22:39:00 -07:00
visit_types.json make ClockDomain and Reg generic over reset type 2024-11-26 20:47:03 -08:00

Fayalite

Fayalite is a library for designing digital hardware -- a hardware description language (HDL) embedded in the Rust programming language. Fayalite's semantics are based on FIRRTL as interpreted by LLVM CIRCT.