mirror of
https://github.com/YosysHQ/yosys
synced 2025-06-06 06:03:23 +00:00
Code review
This commit is contained in:
parent
6de80bc6b3
commit
e1671b45b6
2 changed files with 48 additions and 2 deletions
|
@ -100,3 +100,49 @@ select -assert-any t:$neg
|
|||
select -assert-any t:$sub
|
||||
design -reset
|
||||
log -pop
|
||||
|
||||
log -header "Negative case with disconnected intermediate signal (operator in the middle)"
|
||||
log -push
|
||||
design -reset
|
||||
read_verilog <<EOF
|
||||
module equation_example (
|
||||
input signed [7:0] a,
|
||||
input signed [7:0] b,
|
||||
output signed [8:0] result
|
||||
);
|
||||
wire signed [8:0] difference;
|
||||
wire signed [8:0] c;
|
||||
assign difference = a - b;
|
||||
assign c = ~difference;
|
||||
assign result = - c;
|
||||
endmodule
|
||||
EOF
|
||||
check -assert
|
||||
equiv_opt -assert -post peepopt
|
||||
select -assert-any t:$neg
|
||||
select -assert-any t:$sub
|
||||
design -reset
|
||||
log -pop
|
||||
|
||||
log -header "Negative case with disconnected intermediate signal"
|
||||
log -push
|
||||
design -reset
|
||||
read_verilog <<EOF
|
||||
module equation_example (
|
||||
input signed [7:0] a,
|
||||
input signed [7:0] b,
|
||||
output signed [8:0] result
|
||||
);
|
||||
wire signed [8:0] difference;
|
||||
wire signed [8:0] c;
|
||||
assign difference = a - b;
|
||||
assign c = a + b ;
|
||||
assign result = - c;
|
||||
endmodule
|
||||
EOF
|
||||
check -assert
|
||||
equiv_opt -assert -post peepopt
|
||||
select -assert-any t:$neg
|
||||
select -assert-any t:$sub
|
||||
design -reset
|
||||
log -pop
|
||||
|
|
Loading…
Add table
Add a link
Reference in a new issue