mirror of
https://github.com/YosysHQ/yosys
synced 2025-09-16 06:31:29 +00:00
Remove .c_str() calls from log()/log_error()
There are some leftovers, but this is an easy regex-based approach that removes most of them.
This commit is contained in:
parent
c2291c10a6
commit
e0ae7b7af4
140 changed files with 623 additions and 623 deletions
|
@ -87,7 +87,7 @@ struct SubmodWorker
|
|||
|
||||
void handle_submodule(SubModule &submod)
|
||||
{
|
||||
log("Creating submodule %s (%s) of module %s.\n", submod.name.c_str(), submod.full_name.c_str(), module->name.c_str());
|
||||
log("Creating submodule %s (%s) of module %s.\n", submod.name, submod.full_name, module->name);
|
||||
|
||||
wire_flags.clear();
|
||||
for (RTLIL::Cell *cell : submod.cells) {
|
||||
|
@ -192,13 +192,13 @@ struct SubmodWorker
|
|||
}
|
||||
|
||||
if (new_wire->port_input && new_wire->port_output)
|
||||
log(" signal %s: inout %s\n", wire->name.c_str(), new_wire->name.c_str());
|
||||
log(" signal %s: inout %s\n", wire->name, new_wire->name);
|
||||
else if (new_wire->port_input)
|
||||
log(" signal %s: input %s\n", wire->name.c_str(), new_wire->name.c_str());
|
||||
log(" signal %s: input %s\n", wire->name, new_wire->name);
|
||||
else if (new_wire->port_output)
|
||||
log(" signal %s: output %s\n", wire->name.c_str(), new_wire->name.c_str());
|
||||
log(" signal %s: output %s\n", wire->name, new_wire->name);
|
||||
else
|
||||
log(" signal %s: internal\n", wire->name.c_str());
|
||||
log(" signal %s: internal\n", wire->name);
|
||||
|
||||
flags.new_wire = new_wire;
|
||||
}
|
||||
|
@ -214,7 +214,7 @@ struct SubmodWorker
|
|||
log_assert(wire_flags.count(bit.wire) > 0);
|
||||
bit.wire = wire_flags.at(bit.wire).new_wire;
|
||||
}
|
||||
log(" cell %s (%s)\n", new_cell->name.c_str(), new_cell->type.c_str());
|
||||
log(" cell %s (%s)\n", new_cell->name, new_cell->type);
|
||||
if (!copy_mode)
|
||||
module->remove(cell);
|
||||
}
|
||||
|
@ -250,12 +250,12 @@ struct SubmodWorker
|
|||
return;
|
||||
|
||||
if (module->processes.size() > 0) {
|
||||
log("Skipping module %s as it contains processes (run 'proc' pass first).\n", module->name.c_str());
|
||||
log("Skipping module %s as it contains processes (run 'proc' pass first).\n", module->name);
|
||||
return;
|
||||
}
|
||||
|
||||
if (module->memories.size() > 0) {
|
||||
log("Skipping module %s as it contains memories (run 'memory' pass first).\n", module->name.c_str());
|
||||
log("Skipping module %s as it contains memories (run 'memory' pass first).\n", module->name);
|
||||
return;
|
||||
}
|
||||
|
||||
|
|
Loading…
Add table
Add a link
Reference in a new issue