mirror of
				https://github.com/YosysHQ/yosys
				synced 2025-11-04 13:29:12 +00:00 
			
		
		
		
	Test dffs separetely
This commit is contained in:
		
							parent
							
								
									487b38b124
								
							
						
					
					
						commit
						36af102801
					
				
					 2 changed files with 19 additions and 26 deletions
				
			
		| 
						 | 
					@ -13,25 +13,3 @@ module dffe
 | 
				
			||||||
		if ( en )
 | 
							if ( en )
 | 
				
			||||||
			q <= d;
 | 
								q <= d;
 | 
				
			||||||
endmodule
 | 
					endmodule
 | 
				
			||||||
 | 
					 | 
				
			||||||
module top (
 | 
					 | 
				
			||||||
input clk,
 | 
					 | 
				
			||||||
input en,
 | 
					 | 
				
			||||||
input a,
 | 
					 | 
				
			||||||
output b,b1,
 | 
					 | 
				
			||||||
);
 | 
					 | 
				
			||||||
 | 
					 | 
				
			||||||
dff u_dff (
 | 
					 | 
				
			||||||
        .clk (clk ),
 | 
					 | 
				
			||||||
        .d (a ),
 | 
					 | 
				
			||||||
        .q (b )
 | 
					 | 
				
			||||||
    );
 | 
					 | 
				
			||||||
 | 
					 | 
				
			||||||
dffe u_ndffe (
 | 
					 | 
				
			||||||
        .clk (clk ),
 | 
					 | 
				
			||||||
        .en (en),
 | 
					 | 
				
			||||||
        .d (a ),
 | 
					 | 
				
			||||||
        .q (b1 )
 | 
					 | 
				
			||||||
    );
 | 
					 | 
				
			||||||
 | 
					 | 
				
			||||||
endmodule
 | 
					 | 
				
			||||||
| 
						 | 
					
 | 
				
			||||||
| 
						 | 
					@ -1,10 +1,25 @@
 | 
				
			||||||
read_verilog dffs.v
 | 
					read_verilog dffs.v
 | 
				
			||||||
hierarchy -top top
 | 
					design -save read
 | 
				
			||||||
 | 
					
 | 
				
			||||||
proc
 | 
					proc
 | 
				
			||||||
flatten
 | 
					hierarchy -top dff
 | 
				
			||||||
equiv_opt -assert -map +/xilinx/cells_sim.v synth_xilinx # equivalency check
 | 
					equiv_opt -assert -map +/xilinx/cells_sim.v synth_xilinx # equivalency check
 | 
				
			||||||
design -load postopt # load the post-opt design (otherwise equiv_opt loads the pre-opt design)
 | 
					design -load postopt # load the post-opt design (otherwise equiv_opt loads the pre-opt design)
 | 
				
			||||||
cd top # Constrain all select calls below inside the top module
 | 
					cd dff # Constrain all select calls below inside the top module
 | 
				
			||||||
select -assert-count 1 t:BUFG
 | 
					select -assert-count 1 t:BUFG
 | 
				
			||||||
select -assert-count 2 t:FDRE
 | 
					select -assert-count 1 t:FDRE
 | 
				
			||||||
 | 
					
 | 
				
			||||||
select -assert-none t:BUFG t:FDRE %% t:* %D
 | 
					select -assert-none t:BUFG t:FDRE %% t:* %D
 | 
				
			||||||
 | 
					
 | 
				
			||||||
 | 
					
 | 
				
			||||||
 | 
					design -load read
 | 
				
			||||||
 | 
					proc
 | 
				
			||||||
 | 
					hierarchy -top dffe
 | 
				
			||||||
 | 
					equiv_opt -assert -map +/xilinx/cells_sim.v synth_xilinx # equivalency check
 | 
				
			||||||
 | 
					design -load postopt # load the post-opt design (otherwise equiv_opt loads the pre-opt design)
 | 
				
			||||||
 | 
					cd dffe # Constrain all select calls below inside the top module
 | 
				
			||||||
 | 
					select -assert-count 1 t:BUFG
 | 
				
			||||||
 | 
					select -assert-count 1 t:FDRE
 | 
				
			||||||
 | 
					
 | 
				
			||||||
 | 
					select -assert-none t:BUFG t:FDRE %% t:* %D
 | 
				
			||||||
 | 
					
 | 
				
			||||||
| 
						 | 
					
 | 
				
			||||||
		Loading…
	
	Add table
		Add a link
		
	
		Reference in a new issue