mirror of
				https://github.com/YosysHQ/yosys
				synced 2025-10-28 18:29:25 +00:00 
			
		
		
		
	
		
			
				
	
	
		
			32 lines
		
	
	
	
		
			1.4 KiB
		
	
	
	
		
			Text
		
	
	
	
	
	
			
		
		
	
	
			32 lines
		
	
	
	
		
			1.4 KiB
		
	
	
	
		
			Text
		
	
	
	
	
	
| read_verilog macc.v
 | |
| design -save read
 | |
| 
 | |
| hierarchy -top macc
 | |
| proc
 | |
| #equiv_opt -assert -map +/analogdevices/cells_sim.v synth_analogdevices -noiopad ### TODO
 | |
| equiv_opt -run :prove -map +/analogdevices/cells_sim.v synth_analogdevices -noiopad
 | |
| miter -equiv -flatten -make_assert -make_outputs gold gate miter
 | |
| sat -verify -prove-asserts -seq 3 -show-inputs -show-outputs miter
 | |
| design -load postopt # load the post-opt design (otherwise equiv_opt loads the pre-opt design)
 | |
| cd macc # Constrain all select calls below inside the top module
 | |
| select -assert-count 1 t:BUFG
 | |
| select -assert-count 1 t:FFRE
 | |
| select -assert-count 1 t:DSP48E1
 | |
| select -assert-none t:BUFG t:FFRE t:DSP48E1 %% t:* %D
 | |
| 
 | |
| design -load read
 | |
| hierarchy -top macc2
 | |
| proc
 | |
| #equiv_opt -assert -map +/analogdevices/cells_sim.v synth_analogdevices -noiopad ### TODO
 | |
| equiv_opt -run :prove -map +/analogdevices/cells_sim.v synth_analogdevices -noiopad
 | |
| miter -equiv -flatten -make_assert -make_outputs gold gate miter
 | |
| sat -verify -prove-asserts -seq 4 -show-inputs -show-outputs miter
 | |
| design -load postopt # load the post-opt design (otherwise equiv_opt loads the pre-opt design)
 | |
| cd macc2 # Constrain all select calls below inside the top module
 | |
| 
 | |
| select -assert-count 1 t:BUFG
 | |
| select -assert-count 1 t:DSP48E1
 | |
| select -assert-count 1 t:FFRE
 | |
| select -assert-count 1 t:LUT2
 | |
| select -assert-count 40 t:LUT3
 | |
| select -assert-none t:BUFG t:DSP48E1 t:FFRE t:LUT2 t:LUT3 %% t:* %D
 |