mirror of
				https://github.com/YosysHQ/yosys
				synced 2025-10-31 11:42:30 +00:00 
			
		
		
		
	Code now resides in `docs/source/code_examples`. `CHAPTER_Prog` -> `stubnets` `APPNOTE_011_Design_Investigation` -> `selections` and `show` `resources/PRESENTATION_Intro` -> `intro` `resources/PRESENTATION_ExSyn` -> `synth_flow` `resources/PRESENTATION_ExAdv` -> `techmap`, `macc`, and `selections` `resources/PRESENTATION_ExOth` -> `scrambler` and `axis` Note that generated images are not yet configured to build from the new code locations.
		
			
				
	
	
		
			22 lines
		
	
	
	
		
			391 B
		
	
	
	
		
			Text
		
	
	
	
	
	
			
		
		
	
	
			22 lines
		
	
	
	
		
			391 B
		
	
	
	
		
			Text
		
	
	
	
	
	
| read_verilog scrambler.v
 | |
| 
 | |
| hierarchy; proc;;
 | |
| 
 | |
| cd scrambler
 | |
| submod -name xorshift32 xs %c %ci %D %c %ci:+[D] %D %ci*:-$dff xs %co %ci %d
 | |
| cd ..
 | |
| 
 | |
| show -prefix scrambler_p01 -format dot -notitle scrambler
 | |
| show -prefix scrambler_p02 -format dot -notitle xorshift32
 | |
| 
 | |
| echo on
 | |
| 
 | |
| cd xorshift32
 | |
| rename n2 in
 | |
| rename n1 out
 | |
| 
 | |
| eval -set in 1 -show out
 | |
| eval -set in 270369 -show out
 | |
| 
 | |
| sat -set out 632435482
 | |
| 
 |