This website requires JavaScript.
Explore
Help
Register
Sign in
mirrors
/
yosys
Watch
3
Star
0
Fork
You've already forked yosys
0
mirror of
https://github.com/YosysHQ/yosys
synced
2025-04-22 16:45:32 +00:00
Code
Activity
abe6131d5a
yosys
/
passes
History
Download ZIP
Download TAR.GZ
Johann Glaser
abe6131d5a
Merge
86f3e2402f
into
7020f7fc13
2014-06-03 07:25:18 +00:00
..
abc
- kernel/register.h, kernel/driver.cc: refactor rewrite_yosys_exe()/get_share_file_name() to portable proc_self_dirname()/proc_share_dirname().
2014-03-12 23:17:14 +01:00
cmds
Merge
86f3e2402f
into
7020f7fc13
2014-06-03 07:25:18 +00:00
fsm
Merged a few fixes for non-posix systems from github.com/Siesh1oo/yosys
2014-03-11 14:24:24 +01:00
hierarchy
Implemented read_verilog -defer
2014-02-13 13:59:13 +01:00
memory
Fixed log messages in memory_dff
2014-06-01 11:32:27 +02:00
opt
Fixed bug in opt_reduce (see vloghammer issue_044)
2014-05-12 12:45:47 +02:00
proc
Added workaround for vhdl-style edge triggers from vhdl2verilog to proc_arst
2014-02-21 23:34:45 +01:00
sat
added log_header to miter and expose pass, show cell type for exposed ports
2014-05-28 18:05:38 +02:00
techmap
be more verbose when techmap yielded processes
2014-05-26 17:13:41 +02:00