mirror of
				https://github.com/YosysHQ/yosys
				synced 2025-11-04 05:19:11 +00:00 
			
		
		
		
	Right now neither `sat` nor `sim` have support for the `$check` cell. For formal verification it is a good idea to always run either async2sync or clk2fflogic which will (in a future commit) lower `$check` to `$assert`, etc. While `sim` should eventually support `$check` directly, using `async2sync` is ok for the current tests that use `sim`, so this commit also runs `async2sync` before running sim on designs containing assertions.
		
			
				
	
	
		
			35 lines
		
	
	
	
		
			589 B
		
	
	
	
		
			Text
		
	
	
	
	
	
			
		
		
	
	
			35 lines
		
	
	
	
		
			589 B
		
	
	
	
		
			Text
		
	
	
	
	
	
logger -expect-no-warnings
 | 
						|
 | 
						|
read_verilog -formal <<EOT
 | 
						|
module top(input clk);
 | 
						|
    reg good = 0;
 | 
						|
 | 
						|
    always @(posedge clk) begin
 | 
						|
        case (4'sb1111) 15: good = 1; 4'b0000: ; endcase
 | 
						|
        assert (good);
 | 
						|
    end
 | 
						|
endmodule
 | 
						|
EOT
 | 
						|
 | 
						|
prep -top top
 | 
						|
async2sync
 | 
						|
sim -n 3 -clock clk
 | 
						|
 | 
						|
design -reset
 | 
						|
 | 
						|
read_verilog -formal <<EOT
 | 
						|
module top(input clk);
 | 
						|
    reg good = 1;
 | 
						|
    reg signed [1:0] case_value = -1;
 | 
						|
 | 
						|
    always @(posedge clk) begin
 | 
						|
        case (4'sb1111) 4'b0000: ; case_value: good = 0; endcase
 | 
						|
        assert (good);
 | 
						|
    end
 | 
						|
endmodule
 | 
						|
EOT
 | 
						|
 | 
						|
prep -top top
 | 
						|
async2sync
 | 
						|
sim -n 3 -clock clk
 | 
						|
 |