mirror of
				https://github.com/YosysHQ/yosys
				synced 2025-10-24 16:34:38 +00:00 
			
		
		
		
	
		
			
				
	
	
		
			48 lines
		
	
	
	
		
			1.5 KiB
		
	
	
	
		
			Text
		
	
	
	
	
	
			
		
		
	
	
			48 lines
		
	
	
	
		
			1.5 KiB
		
	
	
	
		
			Text
		
	
	
	
	
	
| /********************************************/
 | |
| /*                                          */
 | |
| /* Supergate cell library for Bench marking */
 | |
| /*                                          */
 | |
| /* Symbiotic EDA GmbH / Moseley Instruments */
 | |
| /* Niels A. Moseley                         */
 | |
| /*                                          */
 | |
| /* Process: none                            */
 | |
| /*                                          */
 | |
| /* Date   : 25-03-2019                      */
 | |
| /* Version: 1.0                             */
 | |
| /*                                          */
 | |
| /********************************************/
 | |
| 
 | |
| library(processdefs) {
 | |
|     technology (cmos);
 | |
|     revision : 1.0;
 | |
| 
 | |
|     time_unit                     : "1ps";
 | |
|     pulling_resistance_unit       : "1kohm";  
 | |
|     voltage_unit                  : "1V";
 | |
|     current_unit                  : "1uA";  
 | |
| 
 | |
|     capacitive_load_unit(1,ff);
 | |
| 
 | |
|     default_inout_pin_cap         :  7.0;
 | |
|     default_input_pin_cap         :  7.0;
 | |
|     default_output_pin_cap        :  0.0;
 | |
|     default_fanout_load           :  1.0;
 | |
| 
 | |
|     default_wire_load_capacitance : 0.1;
 | |
|     default_wire_load_resistance  : 1.0e-3;
 | |
|     default_wire_load_area        : 0.0;
 | |
| 
 | |
|     nom_process                   :  1.0;
 | |
|     nom_temperature               : 25.0;
 | |
|     nom_voltage                   :  1.2;
 | |
| 
 | |
|     delay_model                   : generic_cmos;
 | |
|     
 | |
|     define_cell_area(bond_pads,pad_slots)
 | |
|     input_voltage(cmos) {
 | |
|         vil : 0.3 * VDD ;
 | |
|         vih : 0.7 * VDD ;
 | |
|         vimin : -0.5 ;
 | |
|         vimax : VDD + 0.5 ;
 | |
|     }
 | |
| }
 |