mirror of
https://github.com/YosysHQ/yosys
synced 2025-04-13 12:28:44 +00:00
By operating at a layer of abstraction over the rather clumsy Intel primitives, we can avoid special hacks like `dffinit -highlow` in favour of simple techmapping. This also makes the primitives much easier to manipulate, and more descriptive (no more cyclonev_lcell_comb to mean anything from a LUT2 to a LUT6).
14 lines
452 B
Plaintext
14 lines
452 B
Plaintext
read_verilog ../common/tribuf.v
|
|
hierarchy -top tristate
|
|
proc
|
|
tribuf
|
|
flatten
|
|
synth
|
|
equiv_opt -assert -map +/simcells.v synth_intel_alm -family cyclonev # equivalency check
|
|
design -load postopt # load the post-opt design (otherwise equiv_opt loads the pre-opt design)
|
|
cd tristate # Constrain all select calls below inside the top module
|
|
#Internal cell type used. Need support it.
|
|
select -assert-count 1 t:$_TBUF_
|
|
|
|
select -assert-none t:$_TBUF_ %% t:* %D
|