mirror of
				https://github.com/YosysHQ/yosys
				synced 2025-10-26 09:24:37 +00:00 
			
		
		
		
	Co-authored-by: Grzegorz Latosiński <glatosinski@antmicro.com> Co-authored-by: Maciej Kurc <mkurc@antmicro.com> Co-authored-by: Tarachand Pagarani <tpagarani@quicklogic.com> Co-authored-by: Lalit Sharma <lsharma@quicklogic.com> Co-authored-by: kkumar23 <kkumar@quicklogic.com>
		
			
				
	
	
		
			67 lines
		
	
	
	
		
			2.6 KiB
		
	
	
	
		
			Text
		
	
	
	
	
	
			
		
		
	
	
			67 lines
		
	
	
	
		
			2.6 KiB
		
	
	
	
		
			Text
		
	
	
	
	
	
| read_verilog ../common/adffs.v
 | |
| design -save read
 | |
| 
 | |
| hierarchy -top adff
 | |
| proc
 | |
| equiv_opt -async2sync -assert -map +/quicklogic/pp3_cells_sim.v -map +/quicklogic/cells_sim.v synth_quicklogic # equivalency check
 | |
| design -load postopt # load the post-opt design (otherwise equiv_opt loads the pre-opt design)
 | |
| cd adff # Constrain all select calls below inside the top module
 | |
| select -assert-count 1 t:dffepc
 | |
| select -assert-count 1 t:logic_0
 | |
| select -assert-count 1 t:logic_1
 | |
| select -assert-count 1 t:inpad
 | |
| select -assert-count 1 t:outpad
 | |
| select -assert-count 2 t:ckpad
 | |
| 
 | |
| select -assert-none t:dffepc t:logic_0 t:logic_1 t:inpad t:outpad t:ckpad %% t:* %D
 | |
| 
 | |
| 
 | |
| design -load read
 | |
| hierarchy -top adffn
 | |
| proc
 | |
| equiv_opt -async2sync -assert -map +/quicklogic/pp3_cells_sim.v -map +/quicklogic/cells_sim.v -map +/quicklogic/lut_sim.v synth_quicklogic # equivalency check
 | |
| design -load postopt # load the post-opt design (otherwise equiv_opt loads the pre-opt design)
 | |
| cd adffn # Constrain all select calls below inside the top module
 | |
| select -assert-count 1 t:LUT1
 | |
| select -assert-count 1 t:dffepc
 | |
| select -assert-count 1 t:logic_0
 | |
| select -assert-count 1 t:logic_1
 | |
| select -assert-count 2 t:inpad
 | |
| select -assert-count 1 t:outpad
 | |
| select -assert-count 1 t:ckpad
 | |
| 
 | |
| select -assert-none t:LUT1 t:dffepc t:logic_0 t:logic_1 t:inpad t:outpad t:ckpad %% t:* %D
 | |
| 
 | |
| 
 | |
| design -load read
 | |
| hierarchy -top dffs
 | |
| proc
 | |
| equiv_opt -async2sync -assert -map +/quicklogic/pp3_cells_sim.v -map +/quicklogic/cells_sim.v -map +/quicklogic/lut_sim.v synth_quicklogic # equivalency check
 | |
| design -load postopt # load the post-opt design (otherwise equiv_opt loads the pre-opt design)
 | |
| cd dffs # Constrain all select calls below inside the top module
 | |
| select -assert-count 1 t:LUT2
 | |
| select -assert-count 1 t:dffepc
 | |
| select -assert-count 1 t:logic_0
 | |
| select -assert-count 1 t:logic_1
 | |
| select -assert-count 3 t:inpad
 | |
| select -assert-count 1 t:outpad
 | |
| select -assert-count 1 t:ckpad
 | |
| 
 | |
| select -assert-none t:LUT2 t:dffepc t:logic_0 t:logic_1 t:inpad t:outpad t:ckpad %% t:* %D
 | |
| 
 | |
| 
 | |
| design -load read
 | |
| hierarchy -top ndffnr
 | |
| proc
 | |
| equiv_opt -async2sync -assert -map +/quicklogic/pp3_cells_sim.v -map +/quicklogic/cells_sim.v -map +/quicklogic/lut_sim.v synth_quicklogic # equivalency check
 | |
| design -load postopt # load the post-opt design (otherwise equiv_opt loads the pre-opt design)
 | |
| cd ndffnr # Constrain all select calls below inside the top module
 | |
| select -assert-count 1 t:LUT1
 | |
| select -assert-count 1 t:LUT2
 | |
| select -assert-count 1 t:dffepc
 | |
| select -assert-count 1 t:logic_0
 | |
| select -assert-count 1 t:logic_1
 | |
| select -assert-count 4 t:inpad
 | |
| select -assert-count 1 t:outpad
 | |
| 
 | |
| select -assert-none t:LUT1 t:LUT2 t:dffepc t:logic_0 t:logic_1 t:inpad t:outpad %% t:* %D
 |