mirror of
				https://github.com/YosysHQ/yosys
				synced 2025-11-04 05:19:11 +00:00 
			
		
		
		
	- add a backlink to module from Process - make constructor and destructor protected, expose Module functions to add and remove processes
		
			
				
	
	
		
			137 lines
		
	
	
	
		
			3.7 KiB
		
	
	
	
		
			C++
		
	
	
	
	
	
			
		
		
	
	
			137 lines
		
	
	
	
		
			3.7 KiB
		
	
	
	
		
			C++
		
	
	
	
	
	
/*
 | 
						|
 *  yosys -- Yosys Open SYnthesis Suite
 | 
						|
 *
 | 
						|
 *  Copyright (C) 2012  Claire Xenia Wolf <claire@yosyshq.com>
 | 
						|
 *
 | 
						|
 *  Permission to use, copy, modify, and/or distribute this software for any
 | 
						|
 *  purpose with or without fee is hereby granted, provided that the above
 | 
						|
 *  copyright notice and this permission notice appear in all copies.
 | 
						|
 *
 | 
						|
 *  THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
 | 
						|
 *  WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
 | 
						|
 *  MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
 | 
						|
 *  ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
 | 
						|
 *  WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
 | 
						|
 *  ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
 | 
						|
 *  OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
 | 
						|
 *
 | 
						|
 */
 | 
						|
 | 
						|
#include "kernel/yosys.h"
 | 
						|
 | 
						|
USING_YOSYS_NAMESPACE
 | 
						|
PRIVATE_NAMESPACE_BEGIN
 | 
						|
 | 
						|
struct DeletePass : public Pass {
 | 
						|
	DeletePass() : Pass("delete", "delete objects in the design") { }
 | 
						|
	void help() override
 | 
						|
	{
 | 
						|
		//   |---v---|---v---|---v---|---v---|---v---|---v---|---v---|---v---|---v---|---v---|
 | 
						|
		log("\n");
 | 
						|
		log("    delete [selection]\n");
 | 
						|
		log("\n");
 | 
						|
		log("Deletes the selected objects. This will also remove entire modules, if the\n");
 | 
						|
		log("whole module is selected.\n");
 | 
						|
		log("\n");
 | 
						|
		log("\n");
 | 
						|
		log("    delete {-input|-output|-port} [selection]\n");
 | 
						|
		log("\n");
 | 
						|
		log("Does not delete any object but removes the input and/or output flag on the\n");
 | 
						|
		log("selected wires, thus 'deleting' module ports.\n");
 | 
						|
		log("\n");
 | 
						|
	}
 | 
						|
	void execute(std::vector<std::string> args, RTLIL::Design *design) override
 | 
						|
	{
 | 
						|
		bool flag_input = false;
 | 
						|
		bool flag_output = false;
 | 
						|
 | 
						|
		size_t argidx;
 | 
						|
		for (argidx = 1; argidx < args.size(); argidx++)
 | 
						|
		{
 | 
						|
			if (args[argidx] == "-input") {
 | 
						|
				flag_input = true;
 | 
						|
				continue;
 | 
						|
			}
 | 
						|
			if (args[argidx] == "-output") {
 | 
						|
				flag_output = true;
 | 
						|
				continue;
 | 
						|
			}
 | 
						|
			if (args[argidx] == "-port") {
 | 
						|
				flag_input = true;
 | 
						|
				flag_output = true;
 | 
						|
				continue;
 | 
						|
			}
 | 
						|
			break;
 | 
						|
		}
 | 
						|
		extra_args(args, argidx, design);
 | 
						|
 | 
						|
		std::vector<RTLIL::Module *> delete_mods;
 | 
						|
		for (auto module : design->modules())
 | 
						|
		{
 | 
						|
			if (design->selected_whole_module(module->name) && !flag_input && !flag_output) {
 | 
						|
				delete_mods.push_back(module);
 | 
						|
				continue;
 | 
						|
			}
 | 
						|
 | 
						|
			if (!design->selected_module(module->name))
 | 
						|
				continue;
 | 
						|
 | 
						|
			if (flag_input || flag_output) {
 | 
						|
				for (auto wire : module->wires())
 | 
						|
					if (design->selected(module, wire)) {
 | 
						|
						if (flag_input)
 | 
						|
							wire->port_input = false;
 | 
						|
						if (flag_output)
 | 
						|
							wire->port_output = false;
 | 
						|
					}
 | 
						|
				module->fixup_ports();
 | 
						|
				continue;
 | 
						|
			}
 | 
						|
 | 
						|
			pool<RTLIL::Wire*> delete_wires;
 | 
						|
			pool<RTLIL::Cell*> delete_cells;
 | 
						|
			pool<RTLIL::Process*> delete_procs;
 | 
						|
			pool<RTLIL::IdString> delete_mems;
 | 
						|
 | 
						|
			for (auto wire : module->selected_wires())
 | 
						|
				delete_wires.insert(wire);
 | 
						|
 | 
						|
			for (auto &it : module->memories)
 | 
						|
				if (design->selected(module, it.second))
 | 
						|
					delete_mems.insert(it.first);
 | 
						|
 | 
						|
			for (auto cell : module->cells()) {
 | 
						|
				if (design->selected(module, cell))
 | 
						|
					delete_cells.insert(cell);
 | 
						|
				if (cell->has_memid() &&
 | 
						|
						delete_mems.count(cell->parameters.at(ID::MEMID).decode_string()) != 0)
 | 
						|
					delete_cells.insert(cell);
 | 
						|
			}
 | 
						|
 | 
						|
			for (auto &it : module->processes)
 | 
						|
				if (design->selected(module, it.second))
 | 
						|
					delete_procs.insert(it.second);
 | 
						|
 | 
						|
			for (auto &it : delete_mems) {
 | 
						|
				delete module->memories.at(it);
 | 
						|
				module->memories.erase(it);
 | 
						|
			}
 | 
						|
 | 
						|
			for (auto &it : delete_cells)
 | 
						|
				module->remove(it);
 | 
						|
 | 
						|
			for (auto &it : delete_procs)
 | 
						|
				module->remove(it);
 | 
						|
 | 
						|
			module->remove(delete_wires);
 | 
						|
 | 
						|
			module->fixup_ports();
 | 
						|
		}
 | 
						|
 | 
						|
		for (auto mod : delete_mods) {
 | 
						|
			design->remove(mod);
 | 
						|
		}
 | 
						|
	}
 | 
						|
} DeletePass;
 | 
						|
 | 
						|
PRIVATE_NAMESPACE_END
 |