3
0
Fork 0
mirror of https://github.com/YosysHQ/yosys synced 2025-04-08 18:31:51 +00:00
yosys/passes
Clifford Wolf 0d28e45dcb
Merge pull request #1412 from YosysHQ/eddie/equiv_opt_async2sync
equiv_opt to call async2sync when not -multiclock like SymbiYosys
2019-09-30 17:04:21 +02:00
..
cmds Improve "portlist" command 2019-09-25 09:20:38 +02:00
equiv equiv_opt to call async2sync when not -multiclock like SymbiYosys 2019-09-27 12:59:10 -07:00
fsm RTLIL::S{0,1} -> State::S{0,1} 2019-08-07 11:12:38 -07:00
hierarchy Adopt @cliffordwolf's suggestion 2019-09-03 12:18:50 -07:00
memory stoi -> atoi 2019-08-07 11:09:17 -07:00
opt Revert "SigSet<Cell*> to use stable compare class" 2019-09-13 09:49:15 -07:00
pmgen Ooops AREG and BREG to default to -1 2019-09-27 11:57:53 -07:00
proc proc_clean: fix order of switch insertion. 2019-08-19 16:44:23 +00:00
sat Fix $dlatch handling in async2sync 2019-09-30 14:58:23 +02:00
techmap Merge pull request #1359 from YosysHQ/xc7dsp 2019-09-29 11:26:22 -07:00
tests Document (* gentb_skip *) attr for test_autotb 2019-09-18 12:41:35 -07:00