mirror of
				https://github.com/YosysHQ/yosys
				synced 2025-10-31 19:52:31 +00:00 
			
		
		
		
	
		
			
				
	
	
		
			34 lines
		
	
	
	
		
			1 KiB
		
	
	
	
		
			Verilog
		
	
	
	
	
	
			
		
		
	
	
			34 lines
		
	
	
	
		
			1 KiB
		
	
	
	
		
			Verilog
		
	
	
	
	
	
| module \$lut (A, Y);
 | |
|   parameter WIDTH = 0;
 | |
|   parameter LUT = 0;
 | |
| 
 | |
|   input [WIDTH-1:0] A;
 | |
|   output Y;
 | |
| 
 | |
|   generate
 | |
|     if (WIDTH == 1) begin
 | |
|       LUT1 #(.INIT(LUT)) _TECHMAP_REPLACE_ (.O(Y), .I0(A[0]));
 | |
| 
 | |
|     end else
 | |
|     if (WIDTH == 2) begin
 | |
|       LUT2 #(.INIT(LUT)) _TECHMAP_REPLACE_ (.O(Y), .I0(A[0]), .I1(A[1]));
 | |
| 
 | |
|     end else
 | |
|     if (WIDTH == 3) begin
 | |
|       LUT3 #(.INIT(LUT)) _TECHMAP_REPLACE_ (.O(Y), .I0(A[0]), .I1(A[1]), .I2(A[2]));
 | |
|     end else
 | |
|     if (WIDTH == 4) begin
 | |
|       LUT4 #(.INIT(LUT)) _TECHMAP_REPLACE_ (.O(Y), .I0(A[0]), .I1(A[1]), .I2(A[2]), .I3(A[3]));
 | |
|     end else
 | |
|     if (WIDTH == 5) begin
 | |
|       LUT5 #(.INIT(LUT)) _TECHMAP_REPLACE_ (.O(Y), .I0(A[0]), .I1(A[1]), .I2(A[2]), .I3(A[3]), .I4(A[4]));
 | |
|     end else
 | |
|     if (WIDTH == 6) begin
 | |
|       LUT6 #(.INIT(LUT)) _TECHMAP_REPLACE_ (.O(Y), .I0(A[0]), .I1(A[1]), .I2(A[2]), .I3(A[3]), .I4(A[4]), .I5(A[5]));
 | |
|     end else begin
 | |
|       wire _TECHMAP_FAIL_ = 1;
 | |
|     end
 | |
|   endgenerate
 | |
| endmodule
 | |
| 
 | |
| module  \$_DFF_P_ (input D, C, output Q); LUTFF _TECHMAP_REPLACE_ (.D(D), .O(Q), .CLK(C)); endmodule
 |