mirror of
https://github.com/YosysHQ/yosys
synced 2025-04-13 04:28:18 +00:00
Some minor build fixes for Visual C
This commit is contained in:
parent
e4c5ee9b89
commit
fa535c0b00
|
@ -510,7 +510,9 @@ int main(int argc, char **argv)
|
||||||
#endif
|
#endif
|
||||||
|
|
||||||
log_flush();
|
log_flush();
|
||||||
#ifdef _WIN32
|
#if defined(_MSC_VER)
|
||||||
|
_exit(0);
|
||||||
|
#elif defined(_WIN32)
|
||||||
_Exit(0);
|
_Exit(0);
|
||||||
#endif
|
#endif
|
||||||
|
|
||||||
|
|
|
@ -207,6 +207,8 @@ void logv_error(const char *format, va_list ap)
|
||||||
#ifdef EMSCRIPTEN
|
#ifdef EMSCRIPTEN
|
||||||
log_files = backup_log_files;
|
log_files = backup_log_files;
|
||||||
throw 0;
|
throw 0;
|
||||||
|
#elif defined(_MSC_VER)
|
||||||
|
_exit(1);
|
||||||
#else
|
#else
|
||||||
_Exit(1);
|
_Exit(1);
|
||||||
#endif
|
#endif
|
||||||
|
|
|
@ -93,8 +93,17 @@ struct Clk2fflogicPass : public Pass {
|
||||||
log_signal(clk), log_signal(sig_d), log_signal(sig_q));
|
log_signal(clk), log_signal(sig_d), log_signal(sig_q));
|
||||||
module->remove(cell);
|
module->remove(cell);
|
||||||
|
|
||||||
SigSpec clock_edge = module->Eqx(NEW_ID, {past_clk, clk},
|
SigSpec clock_edge_pattern;
|
||||||
clkpol ? SigSpec({State::S0, State::S1}) : SigSpec({State::S1, State::S0}));
|
|
||||||
|
if (clkpol) {
|
||||||
|
clock_edge_pattern.append_bit(State::S0);
|
||||||
|
clock_edge_pattern.append_bit(State::S1);
|
||||||
|
} else {
|
||||||
|
clock_edge_pattern.append_bit(State::S1);
|
||||||
|
clock_edge_pattern.append_bit(State::S0);
|
||||||
|
}
|
||||||
|
|
||||||
|
SigSpec clock_edge = module->Eqx(NEW_ID, {past_clk, clk}, clock_edge_pattern);
|
||||||
|
|
||||||
Wire *past_d = module->addWire(NEW_ID, GetSize(sig_d));
|
Wire *past_d = module->addWire(NEW_ID, GetSize(sig_d));
|
||||||
Wire *past_q = module->addWire(NEW_ID, GetSize(sig_q));
|
Wire *past_q = module->addWire(NEW_ID, GetSize(sig_q));
|
||||||
|
|
Loading…
Reference in a new issue