mirror of
https://github.com/YosysHQ/yosys
synced 2025-08-03 18:00:24 +00:00
In the Verilog backend, only sort modules that we're going to emit.
If you have a large design with a lot of modules and you use the Verilog backend to emit modules one at a time to separate files, performance is very low. The problem is that the Verilog backend calls `design->sort()` every time, which sorts the contents of all modules, and this is slow even when everything is already sorted. We can easily fix this by only sorting the contents of modules that we're actually going to emit.
This commit is contained in:
parent
aa1daa7023
commit
f25f8fe7c4
3 changed files with 9 additions and 1 deletions
|
@ -2612,7 +2612,7 @@ struct VerilogBackend : public Backend {
|
|||
Pass::call(design, "clean_zerowidth");
|
||||
log_pop();
|
||||
|
||||
design->sort();
|
||||
design->sort_modules();
|
||||
|
||||
*f << stringf("/* Generated by %s */\n", yosys_maybe_version());
|
||||
|
||||
|
@ -2625,6 +2625,7 @@ struct VerilogBackend : public Backend {
|
|||
continue;
|
||||
}
|
||||
log("Dumping module `%s'.\n", module->name.c_str());
|
||||
module->sort();
|
||||
dump_module(*f, "", module);
|
||||
}
|
||||
|
||||
|
|
Loading…
Add table
Add a link
Reference in a new issue