mirror of
				https://github.com/YosysHQ/yosys
				synced 2025-10-31 03:32:29 +00:00 
			
		
		
		
	aiger: Add yosys-witness support
Adds a new json based aiger map file and yosys-witness converters to us this to convert between native and AIGER witness files.
This commit is contained in:
		
							parent
							
								
									f041e36c6e
								
							
						
					
					
						commit
						efd5b86eb9
					
				
					 3 changed files with 320 additions and 2 deletions
				
			
		|  | @ -15,6 +15,9 @@ Yosys 0.20 .. Yosys 0.20-dev | |||
|     - yosys-smtbmc: Reading and writing of yosys witness traces. | ||||
|     - write_smt2: Emit inline metadata to support yosys witness trace. | ||||
|     - yosys-witness is a new tool to inspect and convert yosys witness traces. | ||||
|     - write_aiger: Option to write a map file for yosys witness trace | ||||
|       conversion. | ||||
|     - yosys-witness: Conversion from and to AIGER witness traces. | ||||
| 
 | ||||
| Yosys 0.19 .. Yosys 0.20 | ||||
| -------------------------- | ||||
|  |  | |||
|  | @ -19,6 +19,7 @@ | |||
| 
 | ||||
| #include "kernel/yosys.h" | ||||
| #include "kernel/sigtools.h" | ||||
| #include "libs/json11/json11.hpp" | ||||
| 
 | ||||
| USING_YOSYS_NAMESPACE | ||||
| PRIVATE_NAMESPACE_BEGIN | ||||
|  | @ -61,6 +62,8 @@ struct AigerWriter | |||
| 	dict<SigBit, int> init_inputs; | ||||
| 	int initstate_ff = 0; | ||||
| 
 | ||||
| 	dict<SigBit, int> ywmap_clocks; | ||||
| 
 | ||||
| 	int mkgate(int a0, int a1) | ||||
| 	{ | ||||
| 		aig_m++, aig_a++; | ||||
|  | @ -159,6 +162,17 @@ struct AigerWriter | |||
| 					output_bits.insert(wirebit); | ||||
| 				} | ||||
| 			} | ||||
| 
 | ||||
| 			if (wire->width == 1) { | ||||
| 				auto gclk_attr = wire->attributes.find(ID::replaced_by_gclk); | ||||
| 				if (gclk_attr != wire->attributes.end()) { | ||||
| 					SigBit bit = sigmap(wire); | ||||
| 					if (gclk_attr->second == State::S1) | ||||
| 						ywmap_clocks[bit] |= 1; | ||||
| 					else if (gclk_attr->second == State::S0) | ||||
| 						ywmap_clocks[bit] |= 2; | ||||
| 				} | ||||
| 			} | ||||
| 		} | ||||
| 
 | ||||
| 		for (auto bit : input_bits) | ||||
|  | @ -186,6 +200,11 @@ struct AigerWriter | |||
| 				unused_bits.erase(D); | ||||
| 				undriven_bits.erase(Q); | ||||
| 				ff_map[Q] = D; | ||||
| 
 | ||||
| 				if (cell->type != ID($_FF_)) { | ||||
| 					auto sig_clk = sigmap(cell->getPort(ID::CLK).as_bit()); | ||||
| 					ywmap_clocks[sig_clk] |= cell->type == ID($_DFF_N_) ? 2 : 1; | ||||
| 				} | ||||
| 				continue; | ||||
| 			} | ||||
| 
 | ||||
|  | @ -689,6 +708,137 @@ struct AigerWriter | |||
| 		for (auto &it : wire_lines) | ||||
| 			f << it.second; | ||||
| 	} | ||||
| 
 | ||||
| 	template<class T> static std::vector<std::string> witness_path(T *obj) { | ||||
| 		std::vector<std::string> path; | ||||
| 		if (obj->name.isPublic()) { | ||||
| 			auto hdlname = obj->get_string_attribute(ID::hdlname); | ||||
| 			for (auto token : split_tokens(hdlname)) | ||||
| 				path.push_back("\\" + token); | ||||
| 		} | ||||
| 		if (path.empty()) | ||||
| 			path.push_back(obj->name.str()); | ||||
| 		return path; | ||||
| 	} | ||||
| 
 | ||||
| 	void write_ywmap(std::ostream &f) | ||||
| 	{ | ||||
| 		f << "{\n"; | ||||
| 		f << "  \"version\": \"Yosys Witness Aiger Map\",\n"; | ||||
| 		f << stringf("  \"generator\": %s,\n", json11::Json(yosys_version_str).dump().c_str()); | ||||
| 		f << stringf("  \"latch_count\": %d,\n", aig_l); | ||||
| 		f << stringf("  \"input_count\": %d,\n", aig_i); | ||||
| 
 | ||||
| 		dict<int, string> clock_lines; | ||||
| 		dict<int, string> input_lines; | ||||
| 		dict<int, string> init_lines; | ||||
| 		dict<int, string> seq_lines; | ||||
| 
 | ||||
| 		for (auto cell : module->cells()) | ||||
| 		{ | ||||
| 			if (cell->type.in(ID($_FF_), ID($_DFF_N_), ID($_DFF_P_), ID($anyinit), ID($anyconst), ID($anyseq))) | ||||
| 			{ | ||||
| 				// Use sig_q to get the FF output name, but sig to lookup aiger bits
 | ||||
| 				auto sig_qy = cell->getPort(cell->type.in(ID($anyconst), ID($anyseq)) ? ID::Y : ID::Q); | ||||
| 				SigSpec sig = sigmap(sig_qy); | ||||
| 
 | ||||
| 				for (int i = 0; i < GetSize(sig_qy); i++) { | ||||
| 					if (sig_qy[i].wire == nullptr || sig[i].wire == nullptr) | ||||
| 						continue; | ||||
| 
 | ||||
| 					auto wire = sig_qy[i].wire; | ||||
| 
 | ||||
| 					if (init_inputs.count(sig[i])) { | ||||
| 						int a = init_inputs.at(sig[i]); | ||||
| 						log_assert((a & 1) == 0); | ||||
| 						init_lines[a] += json11::Json(json11::Json::object { | ||||
| 							{ "path", witness_path(wire) }, | ||||
| 							{ "input", (a >> 1) - 1 }, | ||||
| 							{ "offset", sig_qy[i].offset }, | ||||
| 						}).dump(); | ||||
| 					} | ||||
| 
 | ||||
| 					if (input_bits.count(sig[i])) { | ||||
| 						int a = aig_map.at(sig[i]); | ||||
| 						log_assert((a & 1) == 0); | ||||
| 						seq_lines[a] += json11::Json(json11::Json::object { | ||||
| 							{ "path", witness_path(wire) }, | ||||
| 							{ "input", (a >> 1) - 1 }, | ||||
| 							{ "offset", sig_qy[i].offset }, | ||||
| 						}).dump(); | ||||
| 					} | ||||
| 				} | ||||
| 			} | ||||
| 		} | ||||
| 
 | ||||
| 		for (auto wire : module->wires()) | ||||
| 		{ | ||||
| 			SigSpec sig = sigmap(wire); | ||||
| 			if (wire->port_input) | ||||
| 			{ | ||||
| 				auto path = witness_path(wire); | ||||
| 				for (int i = 0; i < GetSize(wire); i++) { | ||||
| 					if (aig_map.count(sig[i]) == 0 || sig[i].wire == nullptr) | ||||
| 						continue; | ||||
| 
 | ||||
| 					int a = aig_map.at(sig[i]); | ||||
| 					log_assert((a & 1) == 0); | ||||
| 					input_lines[a] += json11::Json(json11::Json::object { | ||||
| 						{ "path", path }, | ||||
| 						{ "input", (a >> 1) - 1 }, | ||||
| 						{ "offset", i }, | ||||
| 					}).dump(); | ||||
| 
 | ||||
| 					if (ywmap_clocks.count(sig[i])) { | ||||
| 						int clock_mode = ywmap_clocks[sig[i]]; | ||||
| 						if (clock_mode != 3) { | ||||
| 							clock_lines[a] += json11::Json(json11::Json::object { | ||||
| 								{ "path", path }, | ||||
| 								{ "input", (a >> 1) - 1 }, | ||||
| 								{ "offset", i }, | ||||
| 								{ "edge", clock_mode == 1 ? "posedge" : "negedge" }, | ||||
| 							}).dump(); | ||||
| 						} | ||||
| 					} | ||||
| 				} | ||||
| 			} | ||||
| 		} | ||||
| 
 | ||||
| 		f << "  \"clocks\": ["; | ||||
| 		clock_lines.sort(); | ||||
| 		const char *sep = "\n    "; | ||||
| 		for (auto &it : clock_lines) { | ||||
| 			f << sep << it.second; | ||||
| 			sep = ",\n    "; | ||||
| 		} | ||||
| 		f << "\n  ],\n"; | ||||
| 
 | ||||
| 		f << "  \"inputs\": ["; | ||||
| 		input_lines.sort(); | ||||
| 		sep = "\n    "; | ||||
| 		for (auto &it : input_lines) { | ||||
| 			f << sep << it.second; | ||||
| 			sep = ",\n    "; | ||||
| 		} | ||||
| 		f << "\n  ],\n"; | ||||
| 
 | ||||
| 		f << "  \"seqs\": ["; | ||||
| 		sep = "\n    "; | ||||
| 		for (auto &it : seq_lines) { | ||||
| 			f << sep << it.second; | ||||
| 			sep = ",\n    "; | ||||
| 		} | ||||
| 		f << "\n  ],\n"; | ||||
| 
 | ||||
| 		f << "  \"inits\": ["; | ||||
| 		sep = "\n    "; | ||||
| 		for (auto &it : init_lines) { | ||||
| 			f << sep << it.second; | ||||
| 			sep = ",\n    "; | ||||
| 		} | ||||
| 		f << "\n  ]\n}\n"; | ||||
| 	} | ||||
| 
 | ||||
| }; | ||||
| 
 | ||||
| struct AigerBackend : public Backend { | ||||
|  | @ -728,6 +878,9 @@ struct AigerBackend : public Backend { | |||
| 		log("    -no-startoffset\n"); | ||||
| 		log("        make indexes zero based, enable using map files with smt solvers.\n"); | ||||
| 		log("\n"); | ||||
| 		log("    -ywmap <filename>\n"); | ||||
| 		log("        write a map file for conversion to and from yosys witness traces.\n"); | ||||
| 		log("\n"); | ||||
| 		log("    -I, -O, -B, -L\n"); | ||||
| 		log("        If the design contains no input/output/assert/flip-flop then create one\n"); | ||||
| 		log("        dummy input/output/bad_state-pin or latch to make the tools reading the\n"); | ||||
|  | @ -747,6 +900,7 @@ struct AigerBackend : public Backend { | |||
| 		bool lmode = false; | ||||
| 		bool no_startoffset = false; | ||||
| 		std::string map_filename; | ||||
| 		std::string yw_map_filename; | ||||
| 
 | ||||
| 		log_header(design, "Executing AIGER backend.\n"); | ||||
| 
 | ||||
|  | @ -778,6 +932,10 @@ struct AigerBackend : public Backend { | |||
| 				verbose_map = true; | ||||
| 				continue; | ||||
| 			} | ||||
| 			if (yw_map_filename.empty() && args[argidx] == "-ywmap" && argidx+1 < args.size()) { | ||||
| 				yw_map_filename = args[++argidx]; | ||||
| 				continue; | ||||
| 			} | ||||
| 			if (args[argidx] == "-no-startoffset") { | ||||
| 				no_startoffset = true; | ||||
| 				continue; | ||||
|  | @ -802,6 +960,9 @@ struct AigerBackend : public Backend { | |||
| 		} | ||||
| 		extra_args(f, filename, args, argidx, !ascii_mode); | ||||
| 
 | ||||
| 		if (!yw_map_filename.empty() && !zinit_mode) | ||||
| 			log_error("Currently -ywmap requires -zinit.\n"); | ||||
| 
 | ||||
| 		Module *top_module = design->top_module(); | ||||
| 
 | ||||
| 		if (top_module == nullptr) | ||||
|  | @ -826,6 +987,14 @@ struct AigerBackend : public Backend { | |||
| 				log_error("Can't open file `%s' for writing: %s\n", map_filename.c_str(), strerror(errno)); | ||||
| 			writer.write_map(mapf, verbose_map, no_startoffset); | ||||
| 		} | ||||
| 
 | ||||
| 		if (!yw_map_filename.empty()) { | ||||
| 			std::ofstream mapf; | ||||
| 			mapf.open(yw_map_filename.c_str(), std::ofstream::trunc); | ||||
| 			if (mapf.fail()) | ||||
| 				log_error("Can't open file `%s' for writing: %s\n", map_filename.c_str(), strerror(errno)); | ||||
| 			writer.write_ywmap(mapf); | ||||
| 		} | ||||
| 	} | ||||
| } AigerBackend; | ||||
| 
 | ||||
|  |  | |||
|  | @ -17,11 +17,12 @@ | |||
| # OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE. | ||||
| # | ||||
| 
 | ||||
| import os, sys | ||||
| import os, sys, itertools, re | ||||
| ##yosys-sys-path## | ||||
| import json | ||||
| import click | ||||
| 
 | ||||
| from ywio import ReadWitness, WriteWitness, WitnessSig | ||||
| from ywio import ReadWitness, WriteWitness, WitnessSig, WitnessSigMap, WitnessValues, coalesce_signals | ||||
| 
 | ||||
| @click.group() | ||||
| def cli(): | ||||
|  | @ -86,5 +87,150 @@ def yw2yw(input, output): | |||
| 
 | ||||
|     click.echo(f"Copied {outyw.t + 1} time steps.") | ||||
| 
 | ||||
| 
 | ||||
| class AigerMap: | ||||
|     def __init__(self, mapfile): | ||||
|         data = json.load(mapfile) | ||||
| 
 | ||||
|         self.latch_count = data["latch_count"] | ||||
|         self.input_count = data["input_count"] | ||||
| 
 | ||||
|         self.clocks = data["clocks"] | ||||
| 
 | ||||
|         self.sigmap = WitnessSigMap() | ||||
|         self.init_inputs = set(init["input"] for init in data["inits"]) | ||||
| 
 | ||||
|         for bit in data["inputs"] + data["seqs"] + data["inits"]: | ||||
|             self.sigmap.add_bit((tuple(bit["path"]), bit["offset"]), bit["input"]) | ||||
| 
 | ||||
| 
 | ||||
| 
 | ||||
| @cli.command(help=""" | ||||
| Convert an AIGER witness trace into a Yosys witness trace. | ||||
| 
 | ||||
| This requires a Yosys witness AIGER map file as generated by 'write_aiger -ywmap'. | ||||
| """) | ||||
| @click.argument("input", type=click.File("r")) | ||||
| @click.argument("mapfile", type=click.File("r")) | ||||
| @click.argument("output", type=click.File("w")) | ||||
| def aiw2yw(input, mapfile, output): | ||||
|     input_name = input.name | ||||
|     click.echo(f"Converting AIGER witness trace {input_name!r} to Yosys witness trace {output.name!r}...") | ||||
|     click.echo(f"Using Yosys witness AIGER map file {mapfile.name!r}") | ||||
|     aiger_map = AigerMap(mapfile) | ||||
| 
 | ||||
|     header_lines = list(itertools.islice(input, 0, 2)) | ||||
| 
 | ||||
|     if len(header_lines) == 2 and header_lines[1][0] in ".bcjf": | ||||
|         status = header_lines[0].strip() | ||||
|         if status == "0": | ||||
|             raise click.ClickException(f"{input_name}: file contains no trace, the AIGER status is unsat") | ||||
|         elif status == "2": | ||||
|             raise click.ClickException(f"{input_name}: file contains no trace, the AIGER status is sat") | ||||
|         elif status != "1": | ||||
|             raise click.ClickException(f"{input_name}: unexpected data in AIGER witness file") | ||||
|     else: | ||||
|         input = itertools.chain(header_lines, input) | ||||
| 
 | ||||
|     ffline = next(input, None) | ||||
|     if ffline is None: | ||||
|         raise click.ClickException(f"{input_name}: unexpected end of file") | ||||
|     ffline = ffline.strip() | ||||
|     if not re.match(r'[01x]*$', ffline): | ||||
|         raise click.ClickException(f"{input_name}: unexpected data in AIGER witness file") | ||||
|     if not re.match(r'[0]*$', ffline): | ||||
|         raise click.ClickException(f"{input_name}: non-default initial state not supported") | ||||
| 
 | ||||
|     outyw = WriteWitness(output, 'yosys-witness aiw2yw') | ||||
| 
 | ||||
|     for clock in aiger_map.clocks: | ||||
|         outyw.add_clock(clock["path"], clock["offset"], clock["edge"]) | ||||
| 
 | ||||
|     for (path, offset), id in aiger_map.sigmap.bit_to_id.items(): | ||||
|         outyw.add_sig(path, offset, init_only=id in aiger_map.init_inputs) | ||||
| 
 | ||||
|     missing = set() | ||||
| 
 | ||||
|     while True: | ||||
|         inline = next(input, None) | ||||
|         if inline is None: | ||||
|             click.echo(f"Warning: {input_name}: file may be incomplete") | ||||
|             break | ||||
|         inline = inline.strip() | ||||
|         if inline in [".", "# DONE"]: | ||||
|             break | ||||
|         if inline.startswith("#"): | ||||
|             continue | ||||
| 
 | ||||
|         if not re.match(r'[01x]*$', ffline): | ||||
|             raise click.ClickException(f"{input_name}: unexpected data in AIGER witness file") | ||||
| 
 | ||||
|         if len(inline) != aiger_map.input_count: | ||||
|             raise click.ClickException( | ||||
|                     f"{input_name}: {mapfile.name}: number of inputs does not match, " | ||||
|                     f"{len(inline)} in witness, {aiger_map.input_count} in map file") | ||||
| 
 | ||||
|         values = WitnessValues() | ||||
|         for i, v in enumerate(inline): | ||||
|             if v == "x" or outyw.t > 0 and i in aiger_map.init_inputs: | ||||
|                 continue | ||||
| 
 | ||||
|             try: | ||||
|                 bit = aiger_map.sigmap.id_to_bit[i] | ||||
|             except IndexError: | ||||
|                 bit = None | ||||
|             if bit is None: | ||||
|                 missing.insert(i) | ||||
| 
 | ||||
|             values[bit] = v | ||||
| 
 | ||||
|         outyw.step(values) | ||||
| 
 | ||||
|     outyw.end_trace() | ||||
| 
 | ||||
|     if missing: | ||||
|         click.echo("The following AIGER inputs belong to unknown signals:") | ||||
|         click.echo("  " + " ".join(str(id) for id in sorted(missing))) | ||||
| 
 | ||||
|     click.echo(f"Converted {outyw.t} time steps.") | ||||
| 
 | ||||
| @cli.command(help=""" | ||||
| Convert a Yosys witness trace into an AIGER witness trace. | ||||
| 
 | ||||
| This requires a Yosys witness AIGER map file as generated by 'write_aiger -ywmap'. | ||||
| """) | ||||
| @click.argument("input", type=click.File("r")) | ||||
| @click.argument("mapfile", type=click.File("r")) | ||||
| @click.argument("output", type=click.File("w")) | ||||
| def yw2aiw(input, mapfile, output): | ||||
|     click.echo(f"Converting Yosys witness trace {input.name!r} to AIGER witness trace {output.name!r}...") | ||||
|     click.echo(f"Using Yosys witness AIGER map file {mapfile.name!r}") | ||||
|     aiger_map = AigerMap(mapfile) | ||||
|     inyw = ReadWitness(input) | ||||
| 
 | ||||
|     print("1", file=output) | ||||
|     print("b0", file=output) | ||||
|     # TODO the b0 status isn't really accurate, but we don't have any better info here | ||||
|     print("0" * aiger_map.latch_count, file=output) | ||||
| 
 | ||||
|     all_missing = set() | ||||
| 
 | ||||
|     for t, step in inyw.steps(): | ||||
|         bits, missing = step.pack_present(aiger_map.sigmap) | ||||
|         bits = bits[::-1].replace('?', 'x') | ||||
|         all_missing.update(missing) | ||||
|         bits += 'x' * (aiger_map.input_count - len(bits)) | ||||
|         print(bits, file=output) | ||||
| 
 | ||||
|     print(".", file=output) | ||||
| 
 | ||||
|     if all_missing: | ||||
|         click.echo("The following signals are missing in the AIGER map file and will be dropped:") | ||||
|         for sig in coalesce_signals(WitnessSig(*bit) for bit in all_missing): | ||||
|             click.echo("  " + sig.pretty()) | ||||
| 
 | ||||
| 
 | ||||
|     click.echo(f"Converted {len(inyw)} time steps.") | ||||
| 
 | ||||
| if __name__ == "__main__": | ||||
|     cli() | ||||
|  |  | |||
		Loading…
	
	Add table
		Add a link
		
	
		Reference in a new issue