mirror of
				https://github.com/YosysHQ/yosys
				synced 2025-10-31 03:32:29 +00:00 
			
		
		
		
	Fix `ifndef
This commit is contained in:
		
							parent
							
								
									0092770317
								
							
						
					
					
						commit
						ebcc85b9b8
					
				
					 1 changed files with 1 additions and 1 deletions
				
			
		|  | @ -246,8 +246,8 @@ module FDCE ((* abc_flop_q *) output reg Q, input C, CE, (* abc_flop_d *) input | |||
|   parameter [0:0] IS_D_INVERTED = 1'b0; | ||||
|   parameter [0:0] IS_CLR_INVERTED = 1'b0; | ||||
|   initial Q <= INIT; | ||||
|   generate case ({|IS_C_INVERTED, |IS_CLR_INVERTED}) | ||||
| `ifndef _ABC | ||||
|   generate case ({|IS_C_INVERTED, |IS_CLR_INVERTED}) | ||||
|     2'b00: always @(posedge C, posedge CLR) if ( CLR) Q <= 1'b0; else if (CE) Q <= D ^ IS_D_INVERTED; | ||||
|     2'b01: always @(posedge C, negedge CLR) if (!CLR) Q <= 1'b0; else if (CE) Q <= D ^ IS_D_INVERTED; | ||||
|     2'b10: always @(negedge C, posedge CLR) if ( CLR) Q <= 1'b0; else if (CE) Q <= D ^ IS_D_INVERTED; | ||||
|  |  | |||
		Loading…
	
	Add table
		Add a link
		
	
		Reference in a new issue