mirror of
				https://github.com/YosysHQ/yosys
				synced 2025-11-03 21:09:12 +00:00 
			
		
		
		
	Remove ice40_unlut
This commit is contained in:
		
							parent
							
								
									6b314c8371
								
							
						
					
					
						commit
						ea8ac8fd74
					
				
					 2 changed files with 0 additions and 107 deletions
				
			
		| 
						 | 
					@ -4,7 +4,6 @@ OBJS += techlibs/ice40/ice40_braminit.o
 | 
				
			||||||
OBJS += techlibs/ice40/ice40_ffssr.o
 | 
					OBJS += techlibs/ice40/ice40_ffssr.o
 | 
				
			||||||
OBJS += techlibs/ice40/ice40_ffinit.o
 | 
					OBJS += techlibs/ice40/ice40_ffinit.o
 | 
				
			||||||
OBJS += techlibs/ice40/ice40_opt.o
 | 
					OBJS += techlibs/ice40/ice40_opt.o
 | 
				
			||||||
OBJS += techlibs/ice40/ice40_unlut.o
 | 
					 | 
				
			||||||
 | 
					
 | 
				
			||||||
GENFILES += techlibs/ice40/brams_init1.vh
 | 
					GENFILES += techlibs/ice40/brams_init1.vh
 | 
				
			||||||
GENFILES += techlibs/ice40/brams_init2.vh
 | 
					GENFILES += techlibs/ice40/brams_init2.vh
 | 
				
			||||||
| 
						 | 
					
 | 
				
			||||||
| 
						 | 
					@ -1,106 +0,0 @@
 | 
				
			||||||
/*
 | 
					 | 
				
			||||||
 *  yosys -- Yosys Open SYnthesis Suite
 | 
					 | 
				
			||||||
 *
 | 
					 | 
				
			||||||
 *  Copyright (C) 2012  Clifford Wolf <clifford@clifford.at>
 | 
					 | 
				
			||||||
 *
 | 
					 | 
				
			||||||
 *  Permission to use, copy, modify, and/or distribute this software for any
 | 
					 | 
				
			||||||
 *  purpose with or without fee is hereby granted, provided that the above
 | 
					 | 
				
			||||||
 *  copyright notice and this permission notice appear in all copies.
 | 
					 | 
				
			||||||
 *
 | 
					 | 
				
			||||||
 *  THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
 | 
					 | 
				
			||||||
 *  WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
 | 
					 | 
				
			||||||
 *  MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
 | 
					 | 
				
			||||||
 *  ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
 | 
					 | 
				
			||||||
 *  WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
 | 
					 | 
				
			||||||
 *  ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
 | 
					 | 
				
			||||||
 *  OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
 | 
					 | 
				
			||||||
 *
 | 
					 | 
				
			||||||
 */
 | 
					 | 
				
			||||||
 | 
					 | 
				
			||||||
#include "kernel/yosys.h"
 | 
					 | 
				
			||||||
#include "kernel/sigtools.h"
 | 
					 | 
				
			||||||
#include <stdlib.h>
 | 
					 | 
				
			||||||
#include <stdio.h>
 | 
					 | 
				
			||||||
 | 
					 | 
				
			||||||
USING_YOSYS_NAMESPACE
 | 
					 | 
				
			||||||
PRIVATE_NAMESPACE_BEGIN
 | 
					 | 
				
			||||||
 | 
					 | 
				
			||||||
static SigBit get_bit_or_zero(const SigSpec &sig)
 | 
					 | 
				
			||||||
{
 | 
					 | 
				
			||||||
	if (GetSize(sig) == 0)
 | 
					 | 
				
			||||||
		return State::S0;
 | 
					 | 
				
			||||||
	return sig[0];
 | 
					 | 
				
			||||||
}
 | 
					 | 
				
			||||||
 | 
					 | 
				
			||||||
static void run_ice40_unlut(Module *module)
 | 
					 | 
				
			||||||
{
 | 
					 | 
				
			||||||
	SigMap sigmap(module);
 | 
					 | 
				
			||||||
 | 
					 | 
				
			||||||
	for (auto cell : module->selected_cells())
 | 
					 | 
				
			||||||
	{
 | 
					 | 
				
			||||||
		if (cell->type == "\\SB_LUT4")
 | 
					 | 
				
			||||||
		{
 | 
					 | 
				
			||||||
			SigSpec inbits;
 | 
					 | 
				
			||||||
 | 
					 | 
				
			||||||
			inbits.append(get_bit_or_zero(cell->getPort("\\I0")));
 | 
					 | 
				
			||||||
			inbits.append(get_bit_or_zero(cell->getPort("\\I1")));
 | 
					 | 
				
			||||||
			inbits.append(get_bit_or_zero(cell->getPort("\\I2")));
 | 
					 | 
				
			||||||
			inbits.append(get_bit_or_zero(cell->getPort("\\I3")));
 | 
					 | 
				
			||||||
			sigmap.apply(inbits);
 | 
					 | 
				
			||||||
 | 
					 | 
				
			||||||
			log("Mapping SB_LUT4 cell %s.%s to $lut.\n", log_id(module), log_id(cell));
 | 
					 | 
				
			||||||
 | 
					 | 
				
			||||||
			cell->type ="$lut";
 | 
					 | 
				
			||||||
			cell->setParam("\\WIDTH", 4);
 | 
					 | 
				
			||||||
			cell->setParam("\\LUT", cell->getParam("\\LUT_INIT"));
 | 
					 | 
				
			||||||
			cell->unsetParam("\\LUT_INIT");
 | 
					 | 
				
			||||||
 | 
					 | 
				
			||||||
			cell->setPort("\\A", SigSpec({
 | 
					 | 
				
			||||||
				get_bit_or_zero(cell->getPort("\\I0")),
 | 
					 | 
				
			||||||
				get_bit_or_zero(cell->getPort("\\I1")),
 | 
					 | 
				
			||||||
				get_bit_or_zero(cell->getPort("\\I2")),
 | 
					 | 
				
			||||||
				get_bit_or_zero(cell->getPort("\\I3"))
 | 
					 | 
				
			||||||
			}));
 | 
					 | 
				
			||||||
			cell->setPort("\\Y", cell->getPort("\\O")[0]);
 | 
					 | 
				
			||||||
			cell->unsetPort("\\I0");
 | 
					 | 
				
			||||||
			cell->unsetPort("\\I1");
 | 
					 | 
				
			||||||
			cell->unsetPort("\\I2");
 | 
					 | 
				
			||||||
			cell->unsetPort("\\I3");
 | 
					 | 
				
			||||||
			cell->unsetPort("\\O");
 | 
					 | 
				
			||||||
 | 
					 | 
				
			||||||
			cell->check();
 | 
					 | 
				
			||||||
		}
 | 
					 | 
				
			||||||
	}
 | 
					 | 
				
			||||||
}
 | 
					 | 
				
			||||||
 | 
					 | 
				
			||||||
struct Ice40UnlutPass : public Pass {
 | 
					 | 
				
			||||||
	Ice40UnlutPass() : Pass("ice40_unlut", "iCE40: transform SB_LUT4 cells to $lut cells") { }
 | 
					 | 
				
			||||||
	void help() YS_OVERRIDE
 | 
					 | 
				
			||||||
	{
 | 
					 | 
				
			||||||
		//   |---v---|---v---|---v---|---v---|---v---|---v---|---v---|---v---|---v---|---v---|
 | 
					 | 
				
			||||||
		log("\n");
 | 
					 | 
				
			||||||
		log("    ice40_unlut [options] [selection]\n");
 | 
					 | 
				
			||||||
		log("\n");
 | 
					 | 
				
			||||||
		log("This command transforms all SB_LUT4 cells to generic $lut cells.\n");
 | 
					 | 
				
			||||||
		log("\n");
 | 
					 | 
				
			||||||
	}
 | 
					 | 
				
			||||||
	void execute(std::vector<std::string> args, RTLIL::Design *design) YS_OVERRIDE
 | 
					 | 
				
			||||||
	{
 | 
					 | 
				
			||||||
		log_header(design, "Executing ICE40_UNLUT pass (convert SB_LUT4 to $lut).\n");
 | 
					 | 
				
			||||||
		log_push();
 | 
					 | 
				
			||||||
 | 
					 | 
				
			||||||
		size_t argidx;
 | 
					 | 
				
			||||||
		for (argidx = 1; argidx < args.size(); argidx++) {
 | 
					 | 
				
			||||||
			// if (args[argidx] == "-???") {
 | 
					 | 
				
			||||||
			//  continue;
 | 
					 | 
				
			||||||
			// }
 | 
					 | 
				
			||||||
			break;
 | 
					 | 
				
			||||||
		}
 | 
					 | 
				
			||||||
		extra_args(args, argidx, design);
 | 
					 | 
				
			||||||
 | 
					 | 
				
			||||||
		for (auto module : design->selected_modules())
 | 
					 | 
				
			||||||
			run_ice40_unlut(module);
 | 
					 | 
				
			||||||
	}
 | 
					 | 
				
			||||||
} Ice40UnlutPass;
 | 
					 | 
				
			||||||
 | 
					 | 
				
			||||||
PRIVATE_NAMESPACE_END
 | 
					 | 
				
			||||||
		Loading…
	
	Add table
		Add a link
		
	
		Reference in a new issue