mirror of
				https://github.com/YosysHQ/yosys
				synced 2025-11-03 21:09:12 +00:00 
			
		
		
		
	verific: fix blackbox regression and add test case
This commit is contained in:
		
							parent
							
								
									cef87cc179
								
							
						
					
					
						commit
						df391f5816
					
				
					 2 changed files with 25 additions and 0 deletions
				
			
		| 
						 | 
					@ -3428,6 +3428,7 @@ struct VerificPass : public Pass {
 | 
				
			||||||
			RuntimeFlags::SetVar("veri_preserve_assignments", 1);
 | 
								RuntimeFlags::SetVar("veri_preserve_assignments", 1);
 | 
				
			||||||
			RuntimeFlags::SetVar("veri_preserve_comments", 1);
 | 
								RuntimeFlags::SetVar("veri_preserve_comments", 1);
 | 
				
			||||||
			RuntimeFlags::SetVar("veri_preserve_drivers", 1);
 | 
								RuntimeFlags::SetVar("veri_preserve_drivers", 1);
 | 
				
			||||||
 | 
								RuntimeFlags::SetVar("veri_create_empty_box", 1);
 | 
				
			||||||
 | 
					
 | 
				
			||||||
			// Workaround for VIPER #13851
 | 
								// Workaround for VIPER #13851
 | 
				
			||||||
			RuntimeFlags::SetVar("veri_create_name_for_unnamed_gen_block", 1);
 | 
								RuntimeFlags::SetVar("veri_create_name_for_unnamed_gen_block", 1);
 | 
				
			||||||
| 
						 | 
					
 | 
				
			||||||
							
								
								
									
										24
									
								
								tests/verific/blackbox.ys
									
										
									
									
									
										Normal file
									
								
							
							
						
						
									
										24
									
								
								tests/verific/blackbox.ys
									
										
									
									
									
										Normal file
									
								
							| 
						 | 
					@ -0,0 +1,24 @@
 | 
				
			||||||
 | 
					verific -sv -lib <<EOF
 | 
				
			||||||
 | 
					module TEST_CELL(input clk, input a, input b, output reg c);
 | 
				
			||||||
 | 
					parameter PATH = "DEFAULT";
 | 
				
			||||||
 | 
					always @(posedge clk) begin
 | 
				
			||||||
 | 
					    if (PATH=="DEFAULT")
 | 
				
			||||||
 | 
							c <= a;
 | 
				
			||||||
 | 
						else 
 | 
				
			||||||
 | 
							c <= b;
 | 
				
			||||||
 | 
					end
 | 
				
			||||||
 | 
					
 | 
				
			||||||
 | 
					endmodule
 | 
				
			||||||
 | 
					EOF
 | 
				
			||||||
 | 
					
 | 
				
			||||||
 | 
					verific -sv <<EOF
 | 
				
			||||||
 | 
					module top(input clk, input a, input b, output c, output d);
 | 
				
			||||||
 | 
						TEST_CELL  #(.PATH("TEST")) test1(.clk(clk),.a(a),.b(1'b1),.c(c));
 | 
				
			||||||
 | 
						TEST_CELL  #(.PATH("DEFAULT")) test2(.clk(clk),.a(a),.b(1'bx),.c(d));
 | 
				
			||||||
 | 
					endmodule
 | 
				
			||||||
 | 
					EOF
 | 
				
			||||||
 | 
					
 | 
				
			||||||
 | 
					verific -import top
 | 
				
			||||||
 | 
					hierarchy -top top
 | 
				
			||||||
 | 
					stat
 | 
				
			||||||
 | 
					select -assert-count 2 t:TEST_CELL
 | 
				
			||||||
		Loading…
	
	Add table
		Add a link
		
	
		Reference in a new issue