mirror of
				https://github.com/YosysHQ/yosys
				synced 2025-10-31 19:52:31 +00:00 
			
		
		
		
	Various cleanups in xilinx techlib
This commit is contained in:
		
							parent
							
								
									8d295730e5
								
							
						
					
					
						commit
						d29d26f882
					
				
					 7 changed files with 110 additions and 9 deletions
				
			
		
							
								
								
									
										91
									
								
								techlibs/xilinx/arith_map.v
									
										
									
									
									
										Normal file
									
								
							
							
						
						
									
										91
									
								
								techlibs/xilinx/arith_map.v
									
										
									
									
									
										Normal file
									
								
							|  | @ -0,0 +1,91 @@ | |||
| /* | ||||
|  *  yosys -- Yosys Open SYnthesis Suite | ||||
|  * | ||||
|  *  Copyright (C) 2012  Clifford Wolf <clifford@clifford.at> | ||||
|  *   | ||||
|  *  Permission to use, copy, modify, and/or distribute this software for any | ||||
|  *  purpose with or without fee is hereby granted, provided that the above | ||||
|  *  copyright notice and this permission notice appear in all copies. | ||||
|  *   | ||||
|  *  THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES | ||||
|  *  WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF | ||||
|  *  MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR | ||||
|  *  ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES | ||||
|  *  WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN | ||||
|  *  ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF | ||||
|  *  OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE. | ||||
|  * | ||||
|  */ | ||||
| 
 | ||||
| (* techmap_celltype = "$lcu" *) | ||||
| module _80_xilinx_lcu (P, G, CI, CO); | ||||
| 	parameter WIDTH = 2; | ||||
| 
 | ||||
| 	input [WIDTH-1:0] P, G; | ||||
| 	input CI; | ||||
| 
 | ||||
| 	output [WIDTH-1:0] CO; | ||||
| 
 | ||||
| 	wire _TECHMAP_FAIL_ = WIDTH <= 2; | ||||
| 
 | ||||
| 	wire [WIDTH-1:0] C = {CO, CI}; | ||||
| 	wire [WIDTH-1:0] S = P & ~G; | ||||
| 
 | ||||
| 	genvar i; | ||||
| 	generate for (i = 0; i < WIDTH; i = i + 1) begin:slice | ||||
| 		MUXCY muxcy ( | ||||
| 			.CI(C[i]), | ||||
| 			.DI(G[i]), | ||||
| 			.S(S[i]), | ||||
| 			.O(CO[i]) | ||||
| 		); | ||||
| 	end endgenerate | ||||
| endmodule | ||||
| 
 | ||||
| (* techmap_celltype = "$alu" *) | ||||
| module _80_xilinx_alu (A, B, CI, BI, X, Y, CO); | ||||
| 	parameter A_SIGNED = 0; | ||||
| 	parameter B_SIGNED = 0; | ||||
| 	parameter A_WIDTH = 1; | ||||
| 	parameter B_WIDTH = 1; | ||||
| 	parameter Y_WIDTH = 1; | ||||
| 
 | ||||
| 	input [A_WIDTH-1:0] A; | ||||
| 	input [B_WIDTH-1:0] B; | ||||
| 	output [Y_WIDTH-1:0] X, Y; | ||||
| 
 | ||||
| 	input CI, BI; | ||||
| 	output [Y_WIDTH-1:0] CO; | ||||
| 
 | ||||
| 	wire _TECHMAP_FAIL_ = Y_WIDTH <= 2; | ||||
| 
 | ||||
| 	wire [Y_WIDTH-1:0] A_buf, B_buf; | ||||
| 	\$pos #(.A_SIGNED(A_SIGNED), .A_WIDTH(A_WIDTH), .Y_WIDTH(Y_WIDTH)) A_conv (.A(A), .Y(A_buf)); | ||||
| 	\$pos #(.A_SIGNED(B_SIGNED), .A_WIDTH(B_WIDTH), .Y_WIDTH(Y_WIDTH)) B_conv (.A(B), .Y(B_buf)); | ||||
| 
 | ||||
| 	wire [Y_WIDTH-1:0] AA = A_buf; | ||||
| 	wire [Y_WIDTH-1:0] BB = BI ? ~B_buf : B_buf; | ||||
| 
 | ||||
| 	wire [Y_WIDTH-1:0] P = AA ^ BB; | ||||
| 	wire [Y_WIDTH-1:0] G = AA & BB; | ||||
| 	wire [Y_WIDTH-1:0] C = {CO, CI}; | ||||
| 	wire [Y_WIDTH-1:0] S = P & ~G; | ||||
| 
 | ||||
| 	genvar i; | ||||
| 	generate for (i = 0; i < Y_WIDTH; i = i + 1) begin:slice | ||||
| 		MUXCY muxcy ( | ||||
| 			.CI(C[i]), | ||||
| 			.DI(G[i]), | ||||
| 			.S(S[i]), | ||||
| 			.O(CO[i]) | ||||
| 		); | ||||
| 		XORCY xorcy ( | ||||
| 			.CI(C[i]), | ||||
| 			.LI(S[i]), | ||||
| 			.O(Y[i]) | ||||
| 		); | ||||
| 	end endgenerate | ||||
| 
 | ||||
| 	assign X = P; | ||||
| endmodule | ||||
| 
 | ||||
		Loading…
	
	Add table
		Add a link
		
	
		Reference in a new issue