mirror of
				https://github.com/YosysHQ/yosys
				synced 2025-10-31 11:42:30 +00:00 
			
		
		
		
	cxxrtl: don't expect user cell inputs to be wires.
Ports can be connected to constants, too. (Usually resets.) Fixes #2521.
This commit is contained in:
		
							parent
							
								
									10c3214e56
								
							
						
					
					
						commit
						b28ca7f5ac
					
				
					 1 changed files with 2 additions and 2 deletions
				
			
		|  | @ -1295,7 +1295,7 @@ struct CxxrtlWorker { | |||
| 			for (auto conn : cell->connections()) | ||||
| 				if (cell->input(conn.first)) { | ||||
| 					RTLIL::Module *cell_module = cell->module->design->module(cell->type); | ||||
| 					log_assert(cell_module != nullptr && cell_module->wire(conn.first) && conn.second.is_wire()); | ||||
| 					log_assert(cell_module != nullptr && cell_module->wire(conn.first)); | ||||
| 					RTLIL::Wire *cell_module_wire = cell_module->wire(conn.first); | ||||
| 					f << indent << mangle(cell) << access << mangle_wire_name(conn.first); | ||||
| 					if (!is_cxxrtl_blackbox_cell(cell) && wire_types[cell_module_wire].is_buffered()) { | ||||
|  | @ -1305,7 +1305,7 @@ struct CxxrtlWorker { | |||
| 					f << " = "; | ||||
| 					dump_sigspec_rhs(conn.second); | ||||
| 					f << ";\n"; | ||||
| 					if (getenv("CXXRTL_VOID_MY_WARRANTY")) { | ||||
| 					if (getenv("CXXRTL_VOID_MY_WARRANTY") && conn.second.is_wire()) { | ||||
| 						// Until we have proper clock tree detection, this really awful hack that opportunistically
 | ||||
| 						// propagates prev_* values for clocks can be used to estimate how much faster a design could
 | ||||
| 						// be if only one clock edge was simulated by replacing:
 | ||||
|  |  | |||
		Loading…
	
	Add table
		Add a link
		
	
		Reference in a new issue