mirror of
https://github.com/YosysHQ/yosys
synced 2025-04-13 04:28:18 +00:00
Merge pull request #1434 from YosysHQ/mmicko/anlogic
Add tests for Anlogic architecture (contd)
This commit is contained in:
commit
ab4899a2d0
1
Makefile
1
Makefile
|
@ -715,6 +715,7 @@ test: $(TARGETS) $(EXTRA_TARGETS)
|
||||||
+cd tests/arch && bash run-test.sh
|
+cd tests/arch && bash run-test.sh
|
||||||
+cd tests/ice40 && bash run-test.sh $(SEEDOPT)
|
+cd tests/ice40 && bash run-test.sh $(SEEDOPT)
|
||||||
+cd tests/rpc && bash run-test.sh
|
+cd tests/rpc && bash run-test.sh
|
||||||
|
+cd tests/anlogic && bash run-test.sh $(SEEDOPT)
|
||||||
+cd tests/ecp5 && bash run-test.sh $(SEEDOPT)
|
+cd tests/ecp5 && bash run-test.sh $(SEEDOPT)
|
||||||
+cd tests/xilinx && bash run-test.sh $(SEEDOPT)
|
+cd tests/xilinx && bash run-test.sh $(SEEDOPT)
|
||||||
@echo ""
|
@echo ""
|
||||||
|
|
4
tests/anlogic/.gitignore
vendored
Normal file
4
tests/anlogic/.gitignore
vendored
Normal file
|
@ -0,0 +1,4 @@
|
||||||
|
*.log
|
||||||
|
/run-test.mk
|
||||||
|
+*_synth.v
|
||||||
|
+*_testbench
|
13
tests/anlogic/add_sub.v
Normal file
13
tests/anlogic/add_sub.v
Normal file
|
@ -0,0 +1,13 @@
|
||||||
|
module top
|
||||||
|
(
|
||||||
|
input [3:0] x,
|
||||||
|
input [3:0] y,
|
||||||
|
|
||||||
|
output [3:0] A,
|
||||||
|
output [3:0] B
|
||||||
|
);
|
||||||
|
|
||||||
|
assign A = x + y;
|
||||||
|
assign B = x - y;
|
||||||
|
|
||||||
|
endmodule
|
10
tests/anlogic/add_sub.ys
Normal file
10
tests/anlogic/add_sub.ys
Normal file
|
@ -0,0 +1,10 @@
|
||||||
|
read_verilog add_sub.v
|
||||||
|
hierarchy -top top
|
||||||
|
proc
|
||||||
|
equiv_opt -assert -map +/anlogic/cells_sim.v synth_anlogic # equivalency check
|
||||||
|
design -load postopt # load the post-opt design (otherwise equiv_opt loads the pre-opt design)
|
||||||
|
cd top # Constrain all select calls below inside the top module
|
||||||
|
select -assert-count 10 t:AL_MAP_ADDER
|
||||||
|
select -assert-count 4 t:AL_MAP_LUT1
|
||||||
|
|
||||||
|
select -assert-none t:AL_MAP_LUT1 t:AL_MAP_ADDER %% t:* %D
|
17
tests/anlogic/counter.v
Normal file
17
tests/anlogic/counter.v
Normal file
|
@ -0,0 +1,17 @@
|
||||||
|
module top (
|
||||||
|
out,
|
||||||
|
clk,
|
||||||
|
reset
|
||||||
|
);
|
||||||
|
output [7:0] out;
|
||||||
|
input clk, reset;
|
||||||
|
reg [7:0] out;
|
||||||
|
|
||||||
|
always @(posedge clk, posedge reset)
|
||||||
|
if (reset) begin
|
||||||
|
out <= 8'b0 ;
|
||||||
|
end else
|
||||||
|
out <= out + 1;
|
||||||
|
|
||||||
|
|
||||||
|
endmodule
|
11
tests/anlogic/counter.ys
Normal file
11
tests/anlogic/counter.ys
Normal file
|
@ -0,0 +1,11 @@
|
||||||
|
read_verilog counter.v
|
||||||
|
hierarchy -top top
|
||||||
|
proc
|
||||||
|
flatten
|
||||||
|
equiv_opt -map +/anlogic/cells_sim.v synth_anlogic # equivalency check
|
||||||
|
design -load postopt # load the post-opt design (otherwise equiv_opt loads the pre-opt design)
|
||||||
|
cd top # Constrain all select calls below inside the top module
|
||||||
|
|
||||||
|
select -assert-count 9 t:AL_MAP_ADDER
|
||||||
|
select -assert-count 8 t:AL_MAP_SEQ
|
||||||
|
select -assert-none t:AL_MAP_SEQ t:AL_MAP_ADDER %% t:* %D
|
15
tests/anlogic/dffs.v
Normal file
15
tests/anlogic/dffs.v
Normal file
|
@ -0,0 +1,15 @@
|
||||||
|
module dff
|
||||||
|
( input d, clk, output reg q );
|
||||||
|
always @( posedge clk )
|
||||||
|
q <= d;
|
||||||
|
endmodule
|
||||||
|
|
||||||
|
module dffe
|
||||||
|
( input d, clk, en, output reg q );
|
||||||
|
initial begin
|
||||||
|
q = 0;
|
||||||
|
end
|
||||||
|
always @( posedge clk )
|
||||||
|
if ( en )
|
||||||
|
q <= d;
|
||||||
|
endmodule
|
20
tests/anlogic/dffs.ys
Normal file
20
tests/anlogic/dffs.ys
Normal file
|
@ -0,0 +1,20 @@
|
||||||
|
read_verilog dffs.v
|
||||||
|
design -save read
|
||||||
|
|
||||||
|
hierarchy -top dff
|
||||||
|
proc
|
||||||
|
equiv_opt -assert -map +/anlogic/cells_sim.v synth_anlogic # equivalency check
|
||||||
|
design -load postopt # load the post-opt design (otherwise equiv_opt loads the pre-opt design)
|
||||||
|
cd dff # Constrain all select calls below inside the top module
|
||||||
|
select -assert-count 1 t:AL_MAP_SEQ
|
||||||
|
select -assert-none t:AL_MAP_SEQ %% t:* %D
|
||||||
|
|
||||||
|
design -load read
|
||||||
|
hierarchy -top dffe
|
||||||
|
proc
|
||||||
|
equiv_opt -assert -map +/anlogic/cells_sim.v synth_anlogic # equivalency check
|
||||||
|
design -load postopt # load the post-opt design (otherwise equiv_opt loads the pre-opt design)
|
||||||
|
cd dffe # Constrain all select calls below inside the top module
|
||||||
|
select -assert-count 1 t:AL_MAP_LUT3
|
||||||
|
select -assert-count 1 t:AL_MAP_SEQ
|
||||||
|
select -assert-none t:AL_MAP_LUT3 t:AL_MAP_SEQ %% t:* %D
|
55
tests/anlogic/fsm.v
Normal file
55
tests/anlogic/fsm.v
Normal file
|
@ -0,0 +1,55 @@
|
||||||
|
module fsm (
|
||||||
|
clock,
|
||||||
|
reset,
|
||||||
|
req_0,
|
||||||
|
req_1,
|
||||||
|
gnt_0,
|
||||||
|
gnt_1
|
||||||
|
);
|
||||||
|
input clock,reset,req_0,req_1;
|
||||||
|
output gnt_0,gnt_1;
|
||||||
|
wire clock,reset,req_0,req_1;
|
||||||
|
reg gnt_0,gnt_1;
|
||||||
|
|
||||||
|
parameter SIZE = 3 ;
|
||||||
|
parameter IDLE = 3'b001,GNT0 = 3'b010,GNT1 = 3'b100,GNT2 = 3'b101 ;
|
||||||
|
|
||||||
|
reg [SIZE-1:0] state;
|
||||||
|
reg [SIZE-1:0] next_state;
|
||||||
|
|
||||||
|
always @ (posedge clock)
|
||||||
|
begin : FSM
|
||||||
|
if (reset == 1'b1) begin
|
||||||
|
state <= #1 IDLE;
|
||||||
|
gnt_0 <= 0;
|
||||||
|
gnt_1 <= 0;
|
||||||
|
end else
|
||||||
|
case(state)
|
||||||
|
IDLE : if (req_0 == 1'b1) begin
|
||||||
|
state <= #1 GNT0;
|
||||||
|
gnt_0 <= 1;
|
||||||
|
end else if (req_1 == 1'b1) begin
|
||||||
|
gnt_1 <= 1;
|
||||||
|
state <= #1 GNT0;
|
||||||
|
end else begin
|
||||||
|
state <= #1 IDLE;
|
||||||
|
end
|
||||||
|
GNT0 : if (req_0 == 1'b1) begin
|
||||||
|
state <= #1 GNT0;
|
||||||
|
end else begin
|
||||||
|
gnt_0 <= 0;
|
||||||
|
state <= #1 IDLE;
|
||||||
|
end
|
||||||
|
GNT1 : if (req_1 == 1'b1) begin
|
||||||
|
state <= #1 GNT2;
|
||||||
|
gnt_1 <= req_0;
|
||||||
|
end
|
||||||
|
GNT2 : if (req_0 == 1'b1) begin
|
||||||
|
state <= #1 GNT1;
|
||||||
|
gnt_1 <= req_1;
|
||||||
|
end
|
||||||
|
default : state <= #1 IDLE;
|
||||||
|
endcase
|
||||||
|
end
|
||||||
|
|
||||||
|
endmodule
|
15
tests/anlogic/fsm.ys
Normal file
15
tests/anlogic/fsm.ys
Normal file
|
@ -0,0 +1,15 @@
|
||||||
|
read_verilog fsm.v
|
||||||
|
hierarchy -top fsm
|
||||||
|
proc
|
||||||
|
#flatten
|
||||||
|
#ERROR: Found 4 unproven $equiv cells in 'equiv_status -assert'.
|
||||||
|
#equiv_opt -assert -map +/anlogic/cells_sim.v synth_anlogic # equivalency check
|
||||||
|
equiv_opt -map +/anlogic/cells_sim.v synth_anlogic # equivalency check
|
||||||
|
design -load postopt # load the post-opt design (otherwise equiv_opt loads the pre-opt design)
|
||||||
|
cd fsm # Constrain all select calls below inside the top module
|
||||||
|
select -assert-count 1 t:AL_MAP_LUT2
|
||||||
|
select -assert-count 5 t:AL_MAP_LUT5
|
||||||
|
select -assert-count 1 t:AL_MAP_LUT6
|
||||||
|
select -assert-count 6 t:AL_MAP_SEQ
|
||||||
|
|
||||||
|
select -assert-none t:AL_MAP_LUT2 t:AL_MAP_LUT5 t:AL_MAP_LUT6 t:AL_MAP_SEQ %% t:* %D
|
24
tests/anlogic/latches.v
Normal file
24
tests/anlogic/latches.v
Normal file
|
@ -0,0 +1,24 @@
|
||||||
|
module latchp
|
||||||
|
( input d, clk, en, output reg q );
|
||||||
|
always @*
|
||||||
|
if ( en )
|
||||||
|
q <= d;
|
||||||
|
endmodule
|
||||||
|
|
||||||
|
module latchn
|
||||||
|
( input d, clk, en, output reg q );
|
||||||
|
always @*
|
||||||
|
if ( !en )
|
||||||
|
q <= d;
|
||||||
|
endmodule
|
||||||
|
|
||||||
|
module latchsr
|
||||||
|
( input d, clk, en, clr, pre, output reg q );
|
||||||
|
always @*
|
||||||
|
if ( clr )
|
||||||
|
q <= 1'b0;
|
||||||
|
else if ( pre )
|
||||||
|
q <= 1'b1;
|
||||||
|
else if ( en )
|
||||||
|
q <= d;
|
||||||
|
endmodule
|
33
tests/anlogic/latches.ys
Normal file
33
tests/anlogic/latches.ys
Normal file
|
@ -0,0 +1,33 @@
|
||||||
|
read_verilog latches.v
|
||||||
|
design -save read
|
||||||
|
|
||||||
|
hierarchy -top latchp
|
||||||
|
proc
|
||||||
|
# Can't run any sort of equivalence check because latches are blown to LUTs
|
||||||
|
synth_anlogic
|
||||||
|
cd latchp # Constrain all select calls below inside the top module
|
||||||
|
select -assert-count 1 t:AL_MAP_LUT3
|
||||||
|
|
||||||
|
select -assert-none t:AL_MAP_LUT3 %% t:* %D
|
||||||
|
|
||||||
|
|
||||||
|
design -load read
|
||||||
|
hierarchy -top latchn
|
||||||
|
proc
|
||||||
|
# Can't run any sort of equivalence check because latches are blown to LUTs
|
||||||
|
synth_anlogic
|
||||||
|
cd latchn # Constrain all select calls below inside the top module
|
||||||
|
select -assert-count 1 t:AL_MAP_LUT3
|
||||||
|
|
||||||
|
select -assert-none t:AL_MAP_LUT3 %% t:* %D
|
||||||
|
|
||||||
|
|
||||||
|
design -load read
|
||||||
|
hierarchy -top latchsr
|
||||||
|
proc
|
||||||
|
# Can't run any sort of equivalence check because latches are blown to LUTs
|
||||||
|
synth_anlogic
|
||||||
|
cd latchsr # Constrain all select calls below inside the top module
|
||||||
|
select -assert-count 1 t:AL_MAP_LUT5
|
||||||
|
|
||||||
|
select -assert-none t:AL_MAP_LUT5 %% t:* %D
|
21
tests/anlogic/memory.v
Normal file
21
tests/anlogic/memory.v
Normal file
|
@ -0,0 +1,21 @@
|
||||||
|
module top
|
||||||
|
(
|
||||||
|
input [7:0] data_a,
|
||||||
|
input [6:1] addr_a,
|
||||||
|
input we_a, clk,
|
||||||
|
output reg [7:0] q_a
|
||||||
|
);
|
||||||
|
// Declare the RAM variable
|
||||||
|
reg [7:0] ram[63:0];
|
||||||
|
|
||||||
|
// Port A
|
||||||
|
always @ (posedge clk)
|
||||||
|
begin
|
||||||
|
if (we_a)
|
||||||
|
begin
|
||||||
|
ram[addr_a] <= data_a;
|
||||||
|
q_a <= data_a;
|
||||||
|
end
|
||||||
|
q_a <= ram[addr_a];
|
||||||
|
end
|
||||||
|
endmodule
|
21
tests/anlogic/memory.ys
Normal file
21
tests/anlogic/memory.ys
Normal file
|
@ -0,0 +1,21 @@
|
||||||
|
read_verilog memory.v
|
||||||
|
hierarchy -top top
|
||||||
|
proc
|
||||||
|
memory -nomap
|
||||||
|
equiv_opt -run :prove -map +/anlogic/cells_sim.v synth_anlogic
|
||||||
|
memory
|
||||||
|
opt -full
|
||||||
|
|
||||||
|
miter -equiv -flatten -make_assert -make_outputs gold gate miter
|
||||||
|
#ERROR: Failed to import cell gate.mem.0.0.0 (type EG_LOGIC_DRAM16X4) to SAT database.
|
||||||
|
#sat -verify -prove-asserts -seq 3 -set-init-zero -show-inputs -show-outputs miter
|
||||||
|
|
||||||
|
design -load postopt
|
||||||
|
cd top
|
||||||
|
|
||||||
|
select -assert-count 8 t:AL_MAP_LUT2
|
||||||
|
select -assert-count 8 t:AL_MAP_LUT4
|
||||||
|
select -assert-count 8 t:AL_MAP_LUT5
|
||||||
|
select -assert-count 36 t:AL_MAP_SEQ
|
||||||
|
select -assert-count 8 t:EG_LOGIC_DRAM16X4 #Why not AL_LOGIC_BRAM?
|
||||||
|
select -assert-none t:AL_MAP_LUT2 t:AL_MAP_LUT4 t:AL_MAP_LUT5 t:AL_MAP_SEQ t:EG_LOGIC_DRAM16X4 %% t:* %D
|
65
tests/anlogic/mux.v
Normal file
65
tests/anlogic/mux.v
Normal file
|
@ -0,0 +1,65 @@
|
||||||
|
module mux2 (S,A,B,Y);
|
||||||
|
input S;
|
||||||
|
input A,B;
|
||||||
|
output reg Y;
|
||||||
|
|
||||||
|
always @(*)
|
||||||
|
Y = (S)? B : A;
|
||||||
|
endmodule
|
||||||
|
|
||||||
|
module mux4 ( S, D, Y );
|
||||||
|
|
||||||
|
input[1:0] S;
|
||||||
|
input[3:0] D;
|
||||||
|
output Y;
|
||||||
|
|
||||||
|
reg Y;
|
||||||
|
wire[1:0] S;
|
||||||
|
wire[3:0] D;
|
||||||
|
|
||||||
|
always @*
|
||||||
|
begin
|
||||||
|
case( S )
|
||||||
|
0 : Y = D[0];
|
||||||
|
1 : Y = D[1];
|
||||||
|
2 : Y = D[2];
|
||||||
|
3 : Y = D[3];
|
||||||
|
endcase
|
||||||
|
end
|
||||||
|
|
||||||
|
endmodule
|
||||||
|
|
||||||
|
module mux8 ( S, D, Y );
|
||||||
|
|
||||||
|
input[2:0] S;
|
||||||
|
input[7:0] D;
|
||||||
|
output Y;
|
||||||
|
|
||||||
|
reg Y;
|
||||||
|
wire[2:0] S;
|
||||||
|
wire[7:0] D;
|
||||||
|
|
||||||
|
always @*
|
||||||
|
begin
|
||||||
|
case( S )
|
||||||
|
0 : Y = D[0];
|
||||||
|
1 : Y = D[1];
|
||||||
|
2 : Y = D[2];
|
||||||
|
3 : Y = D[3];
|
||||||
|
4 : Y = D[4];
|
||||||
|
5 : Y = D[5];
|
||||||
|
6 : Y = D[6];
|
||||||
|
7 : Y = D[7];
|
||||||
|
endcase
|
||||||
|
end
|
||||||
|
|
||||||
|
endmodule
|
||||||
|
|
||||||
|
module mux16 (D, S, Y);
|
||||||
|
input [15:0] D;
|
||||||
|
input [3:0] S;
|
||||||
|
output Y;
|
||||||
|
|
||||||
|
assign Y = D[S];
|
||||||
|
|
||||||
|
endmodule
|
42
tests/anlogic/mux.ys
Normal file
42
tests/anlogic/mux.ys
Normal file
|
@ -0,0 +1,42 @@
|
||||||
|
read_verilog mux.v
|
||||||
|
design -save read
|
||||||
|
|
||||||
|
hierarchy -top mux2
|
||||||
|
proc
|
||||||
|
equiv_opt -assert -map +/anlogic/cells_sim.v synth_anlogic # equivalency check
|
||||||
|
design -load postopt # load the post-opt design (otherwise equiv_opt loads the pre-opt design)
|
||||||
|
cd mux2 # Constrain all select calls below inside the top module
|
||||||
|
select -assert-count 1 t:AL_MAP_LUT3
|
||||||
|
|
||||||
|
select -assert-none t:AL_MAP_LUT3 %% t:* %D
|
||||||
|
|
||||||
|
design -load read
|
||||||
|
hierarchy -top mux4
|
||||||
|
proc
|
||||||
|
equiv_opt -assert -map +/anlogic/cells_sim.v synth_anlogic # equivalency check
|
||||||
|
design -load postopt # load the post-opt design (otherwise equiv_opt loads the pre-opt design)
|
||||||
|
cd mux4 # Constrain all select calls below inside the top module
|
||||||
|
select -assert-count 1 t:AL_MAP_LUT6
|
||||||
|
|
||||||
|
select -assert-none t:AL_MAP_LUT6 %% t:* %D
|
||||||
|
|
||||||
|
design -load read
|
||||||
|
hierarchy -top mux8
|
||||||
|
proc
|
||||||
|
equiv_opt -assert -map +/anlogic/cells_sim.v synth_anlogic # equivalency check
|
||||||
|
design -load postopt # load the post-opt design (otherwise equiv_opt loads the pre-opt design)
|
||||||
|
cd mux8 # Constrain all select calls below inside the top module
|
||||||
|
select -assert-count 3 t:AL_MAP_LUT4
|
||||||
|
select -assert-count 1 t:AL_MAP_LUT6
|
||||||
|
|
||||||
|
select -assert-none t:AL_MAP_LUT4 t:AL_MAP_LUT6 %% t:* %D
|
||||||
|
|
||||||
|
design -load read
|
||||||
|
hierarchy -top mux16
|
||||||
|
proc
|
||||||
|
equiv_opt -assert -map +/anlogic/cells_sim.v synth_anlogic # equivalency check
|
||||||
|
design -load postopt # load the post-opt design (otherwise equiv_opt loads the pre-opt design)
|
||||||
|
cd mux16 # Constrain all select calls below inside the top module
|
||||||
|
select -assert-count 5 t:AL_MAP_LUT6
|
||||||
|
|
||||||
|
select -assert-none t:AL_MAP_LUT6 %% t:* %D
|
20
tests/anlogic/run-test.sh
Executable file
20
tests/anlogic/run-test.sh
Executable file
|
@ -0,0 +1,20 @@
|
||||||
|
#!/usr/bin/env bash
|
||||||
|
set -e
|
||||||
|
{
|
||||||
|
echo "all::"
|
||||||
|
for x in *.ys; do
|
||||||
|
echo "all:: run-$x"
|
||||||
|
echo "run-$x:"
|
||||||
|
echo " @echo 'Running $x..'"
|
||||||
|
echo " @../../yosys -ql ${x%.ys}.log -w 'Yosys has only limited support for tri-state logic at the moment.' $x"
|
||||||
|
done
|
||||||
|
for s in *.sh; do
|
||||||
|
if [ "$s" != "run-test.sh" ]; then
|
||||||
|
echo "all:: run-$s"
|
||||||
|
echo "run-$s:"
|
||||||
|
echo " @echo 'Running $s..'"
|
||||||
|
echo " @bash $s"
|
||||||
|
fi
|
||||||
|
done
|
||||||
|
} > run-test.mk
|
||||||
|
exec ${MAKE:-make} -f run-test.mk
|
16
tests/anlogic/shifter.v
Normal file
16
tests/anlogic/shifter.v
Normal file
|
@ -0,0 +1,16 @@
|
||||||
|
module top (
|
||||||
|
out,
|
||||||
|
clk,
|
||||||
|
in
|
||||||
|
);
|
||||||
|
output [7:0] out;
|
||||||
|
input signed clk, in;
|
||||||
|
reg signed [7:0] out = 0;
|
||||||
|
|
||||||
|
always @(posedge clk)
|
||||||
|
begin
|
||||||
|
out <= out >> 1;
|
||||||
|
out[7] <= in;
|
||||||
|
end
|
||||||
|
|
||||||
|
endmodule
|
10
tests/anlogic/shifter.ys
Normal file
10
tests/anlogic/shifter.ys
Normal file
|
@ -0,0 +1,10 @@
|
||||||
|
read_verilog shifter.v
|
||||||
|
hierarchy -top top
|
||||||
|
proc
|
||||||
|
flatten
|
||||||
|
equiv_opt -assert -map +/anlogic/cells_sim.v synth_anlogic # equivalency check
|
||||||
|
design -load postopt # load the post-opt design (otherwise equiv_opt loads the pre-opt design)
|
||||||
|
cd top # Constrain all select calls below inside the top module
|
||||||
|
select -assert-count 8 t:AL_MAP_SEQ
|
||||||
|
|
||||||
|
select -assert-none t:AL_MAP_SEQ %% t:* %D
|
8
tests/anlogic/tribuf.v
Normal file
8
tests/anlogic/tribuf.v
Normal file
|
@ -0,0 +1,8 @@
|
||||||
|
module tristate (en, i, o);
|
||||||
|
input en;
|
||||||
|
input i;
|
||||||
|
output o;
|
||||||
|
|
||||||
|
assign o = en ? i : 1'bz;
|
||||||
|
|
||||||
|
endmodule
|
9
tests/anlogic/tribuf.ys
Normal file
9
tests/anlogic/tribuf.ys
Normal file
|
@ -0,0 +1,9 @@
|
||||||
|
read_verilog tribuf.v
|
||||||
|
hierarchy -top tristate
|
||||||
|
proc
|
||||||
|
flatten
|
||||||
|
equiv_opt -assert -map +/anlogic/cells_sim.v -map +/simcells.v synth_anlogic # equivalency check
|
||||||
|
design -load postopt # load the post-opt design (otherwise equiv_opt loads the pre-opt design)
|
||||||
|
cd tristate # Constrain all select calls below inside the top module
|
||||||
|
select -assert-count 1 t:$_TBUF_
|
||||||
|
select -assert-none t:$_TBUF_ %% t:* %D
|
Loading…
Reference in a new issue