mirror of
				https://github.com/YosysHQ/yosys
				synced 2025-11-04 05:19:11 +00:00 
			
		
		
		
	parse_xaiger to not take box_lookup
This commit is contained in:
		
							parent
							
								
									e5ed8e8e21
								
							
						
					
					
						commit
						96db05aaef
					
				
					 4 changed files with 37 additions and 63 deletions
				
			
		| 
						 | 
					@ -414,14 +414,25 @@ struct XAigerWriter
 | 
				
			||||||
						auto w = box_module->wire(port_name);
 | 
											auto w = box_module->wire(port_name);
 | 
				
			||||||
						log_assert(w);
 | 
											log_assert(w);
 | 
				
			||||||
						if (w->get_bool_attribute("\\abc9_carry")) {
 | 
											if (w->get_bool_attribute("\\abc9_carry")) {
 | 
				
			||||||
							if (w->port_input)
 | 
												if (w->port_input) {
 | 
				
			||||||
 | 
													if (carry_in != IdString())
 | 
				
			||||||
 | 
														log_error("Module '%s' contains more than one 'abc9_carry' input port.\n", log_id(box_module));
 | 
				
			||||||
								carry_in = port_name;
 | 
													carry_in = port_name;
 | 
				
			||||||
							if (w->port_output)
 | 
												}
 | 
				
			||||||
 | 
												if (w->port_output) {
 | 
				
			||||||
 | 
													if (carry_out != IdString())
 | 
				
			||||||
 | 
														log_error("Module '%s' contains more than one 'abc9_carry' output port.\n", log_id(box_module));
 | 
				
			||||||
								carry_out = port_name;
 | 
													carry_out = port_name;
 | 
				
			||||||
							}
 | 
												}
 | 
				
			||||||
 | 
											}
 | 
				
			||||||
						else
 | 
											else
 | 
				
			||||||
							r.first->second.push_back(port_name);
 | 
												r.first->second.push_back(port_name);
 | 
				
			||||||
					}
 | 
										}
 | 
				
			||||||
 | 
					
 | 
				
			||||||
 | 
										if (carry_in != IdString() && carry_out == IdString())
 | 
				
			||||||
 | 
											log_error("Module '%s' contains an 'abc9_carry' input port but no output port.\n", log_id(box_module));
 | 
				
			||||||
 | 
										if (carry_in == IdString() && carry_out != IdString())
 | 
				
			||||||
 | 
											log_error("Module '%s' contains an 'abc9_carry' output port but no input port.\n", log_id(box_module));
 | 
				
			||||||
					if (carry_in != IdString()) {
 | 
										if (carry_in != IdString()) {
 | 
				
			||||||
						log_assert(carry_out != IdString());
 | 
											log_assert(carry_out != IdString());
 | 
				
			||||||
						r.first->second.push_back(carry_in);
 | 
											r.first->second.push_back(carry_in);
 | 
				
			||||||
| 
						 | 
					
 | 
				
			||||||
| 
						 | 
					@ -340,7 +340,7 @@ static RTLIL::Wire* createWireIfNotExists(RTLIL::Module *module, unsigned litera
 | 
				
			||||||
	return wire;
 | 
						return wire;
 | 
				
			||||||
}
 | 
					}
 | 
				
			||||||
 | 
					
 | 
				
			||||||
void AigerReader::parse_xaiger(const dict<int,IdString> &box_lookup)
 | 
					void AigerReader::parse_xaiger()
 | 
				
			||||||
{
 | 
					{
 | 
				
			||||||
	std::string header;
 | 
						std::string header;
 | 
				
			||||||
	f >> header;
 | 
						f >> header;
 | 
				
			||||||
| 
						 | 
					@ -382,6 +382,21 @@ void AigerReader::parse_xaiger(const dict<int,IdString> &box_lookup)
 | 
				
			||||||
	if (f.peek() == '\n')
 | 
						if (f.peek() == '\n')
 | 
				
			||||||
		f.get();
 | 
							f.get();
 | 
				
			||||||
 | 
					
 | 
				
			||||||
 | 
						dict<int,IdString> box_lookup;
 | 
				
			||||||
 | 
						for (auto m : design->modules()) {
 | 
				
			||||||
 | 
							auto it = m->attributes.find(ID(abc9_box_id));
 | 
				
			||||||
 | 
							if (it == m->attributes.end())
 | 
				
			||||||
 | 
								continue;
 | 
				
			||||||
 | 
							if (m->name.begins_with("$paramod"))
 | 
				
			||||||
 | 
								continue;
 | 
				
			||||||
 | 
							auto id = it->second.as_int();
 | 
				
			||||||
 | 
							auto r = box_lookup.insert(std::make_pair(id, m->name));
 | 
				
			||||||
 | 
							if (!r.second)
 | 
				
			||||||
 | 
								log_error("Module '%s' has the same abc9_box_id = %d value as '%s'.\n",
 | 
				
			||||||
 | 
										log_id(m), id, log_id(r.first->second));
 | 
				
			||||||
 | 
							log_assert(r.second);
 | 
				
			||||||
 | 
						}
 | 
				
			||||||
 | 
					
 | 
				
			||||||
	// Parse footer (symbol table, comments, etc.)
 | 
						// Parse footer (symbol table, comments, etc.)
 | 
				
			||||||
	std::string s;
 | 
						std::string s;
 | 
				
			||||||
	for (int c = f.get(); c != EOF; c = f.get()) {
 | 
						for (int c = f.get(); c != EOF; c = f.get()) {
 | 
				
			||||||
| 
						 | 
					@ -456,7 +471,7 @@ void AigerReader::parse_xaiger(const dict<int,IdString> &box_lookup)
 | 
				
			||||||
				uint32_t boxUniqueId = parse_xaiger_literal(f);
 | 
									uint32_t boxUniqueId = parse_xaiger_literal(f);
 | 
				
			||||||
				log_assert(boxUniqueId > 0);
 | 
									log_assert(boxUniqueId > 0);
 | 
				
			||||||
				uint32_t oldBoxNum = parse_xaiger_literal(f);
 | 
									uint32_t oldBoxNum = parse_xaiger_literal(f);
 | 
				
			||||||
				RTLIL::Cell* cell = module->addCell(stringf("$__box%u", oldBoxNum), box_lookup.at(boxUniqueId));
 | 
									RTLIL::Cell* cell = module->addCell(stringf("$box%u", oldBoxNum), box_lookup.at(boxUniqueId));
 | 
				
			||||||
				boxes.emplace_back(cell);
 | 
									boxes.emplace_back(cell);
 | 
				
			||||||
			}
 | 
								}
 | 
				
			||||||
		}
 | 
							}
 | 
				
			||||||
| 
						 | 
					@ -720,25 +735,12 @@ void AigerReader::parse_aiger_binary()
 | 
				
			||||||
 | 
					
 | 
				
			||||||
void AigerReader::post_process()
 | 
					void AigerReader::post_process()
 | 
				
			||||||
{
 | 
					{
 | 
				
			||||||
	pool<IdString> seen_boxes;
 | 
					 | 
				
			||||||
	pool<IdString> flops;
 | 
					 | 
				
			||||||
	dict<IdString, std::vector<IdString>> box_ports;
 | 
						dict<IdString, std::vector<IdString>> box_ports;
 | 
				
			||||||
	unsigned ci_count = 0, co_count = 0, flop_count = 0;
 | 
						unsigned ci_count = 0, co_count = 0, flop_count = 0;
 | 
				
			||||||
	for (auto cell : boxes) {
 | 
						for (auto cell : boxes) {
 | 
				
			||||||
		RTLIL::Module* box_module = design->module(cell->type);
 | 
							RTLIL::Module* box_module = design->module(cell->type);
 | 
				
			||||||
		log_assert(box_module);
 | 
							log_assert(box_module);
 | 
				
			||||||
 | 
					
 | 
				
			||||||
		bool is_flop = false;
 | 
					 | 
				
			||||||
		if (seen_boxes.insert(cell->type).second) {
 | 
					 | 
				
			||||||
			if (box_module->attributes.count("\\abc9_flop")) {
 | 
					 | 
				
			||||||
				log_assert(flop_count < flopNum);
 | 
					 | 
				
			||||||
				flops.insert(cell->type);
 | 
					 | 
				
			||||||
				is_flop = true;
 | 
					 | 
				
			||||||
			}
 | 
					 | 
				
			||||||
		}
 | 
					 | 
				
			||||||
		else
 | 
					 | 
				
			||||||
			is_flop = flops.count(cell->type);
 | 
					 | 
				
			||||||
 | 
					 | 
				
			||||||
		auto r = box_ports.insert(cell->type);
 | 
							auto r = box_ports.insert(cell->type);
 | 
				
			||||||
		if (r.second) {
 | 
							if (r.second) {
 | 
				
			||||||
			// Make carry in the last PI, and carry out the last PO
 | 
								// Make carry in the last PI, and carry out the last PO
 | 
				
			||||||
| 
						 | 
					@ -788,7 +790,7 @@ void AigerReader::post_process()
 | 
				
			||||||
			cell->setPort(port_name, rhs);
 | 
								cell->setPort(port_name, rhs);
 | 
				
			||||||
		}
 | 
							}
 | 
				
			||||||
 | 
					
 | 
				
			||||||
		if (is_flop) {
 | 
							if (box_module->attributes.count("\\abc9_flop")) {
 | 
				
			||||||
			log_assert(co_count < outputs.size());
 | 
								log_assert(co_count < outputs.size());
 | 
				
			||||||
			Wire *wire = outputs[co_count++];
 | 
								Wire *wire = outputs[co_count++];
 | 
				
			||||||
			log_assert(wire);
 | 
								log_assert(wire);
 | 
				
			||||||
| 
						 | 
					@ -900,7 +902,7 @@ void AigerReader::post_process()
 | 
				
			||||||
					wire->attributes["\\init"] = init;
 | 
										wire->attributes["\\init"] = init;
 | 
				
			||||||
			}
 | 
								}
 | 
				
			||||||
			else if (type == "box") {
 | 
								else if (type == "box") {
 | 
				
			||||||
				RTLIL::Cell* cell = module->cell(stringf("$__box%d", variable));
 | 
									RTLIL::Cell* cell = module->cell(stringf("$box%d", variable));
 | 
				
			||||||
				if (cell) { // ABC could have optimised this box away
 | 
									if (cell) { // ABC could have optimised this box away
 | 
				
			||||||
					module->rename(cell, escaped_s);
 | 
										module->rename(cell, escaped_s);
 | 
				
			||||||
					for (const auto &i : cell->connections()) {
 | 
										for (const auto &i : cell->connections()) {
 | 
				
			||||||
| 
						 | 
					
 | 
				
			||||||
| 
						 | 
					@ -47,7 +47,7 @@ struct AigerReader
 | 
				
			||||||
 | 
					
 | 
				
			||||||
    AigerReader(RTLIL::Design *design, std::istream &f, RTLIL::IdString module_name, RTLIL::IdString clk_name, std::string map_filename, bool wideports);
 | 
					    AigerReader(RTLIL::Design *design, std::istream &f, RTLIL::IdString module_name, RTLIL::IdString clk_name, std::string map_filename, bool wideports);
 | 
				
			||||||
    void parse_aiger();
 | 
					    void parse_aiger();
 | 
				
			||||||
    void parse_xaiger(const dict<int,IdString> &box_lookup);
 | 
					    void parse_xaiger();
 | 
				
			||||||
    void parse_aiger_ascii();
 | 
					    void parse_aiger_ascii();
 | 
				
			||||||
    void parse_aiger_binary();
 | 
					    void parse_aiger_binary();
 | 
				
			||||||
    void post_process();
 | 
					    void post_process();
 | 
				
			||||||
| 
						 | 
					
 | 
				
			||||||
| 
						 | 
					@ -251,7 +251,7 @@ struct abc9_output_filter
 | 
				
			||||||
void abc9_module(RTLIL::Design *design, RTLIL::Module *module, std::string script_file, std::string exe_file,
 | 
					void abc9_module(RTLIL::Design *design, RTLIL::Module *module, std::string script_file, std::string exe_file,
 | 
				
			||||||
		bool cleanup, vector<int> lut_costs, std::string delay_target, std::string /*lutin_shared*/, bool fast_mode,
 | 
							bool cleanup, vector<int> lut_costs, std::string delay_target, std::string /*lutin_shared*/, bool fast_mode,
 | 
				
			||||||
		const std::vector<RTLIL::Cell*> &/*cells*/, bool show_tempdir, std::string box_file, std::string lut_file,
 | 
							const std::vector<RTLIL::Cell*> &/*cells*/, bool show_tempdir, std::string box_file, std::string lut_file,
 | 
				
			||||||
		std::string wire_delay, const dict<int,IdString> &box_lookup, bool nomfs
 | 
							std::string wire_delay, bool nomfs
 | 
				
			||||||
)
 | 
					)
 | 
				
			||||||
{
 | 
					{
 | 
				
			||||||
	map_autoidx = autoidx++;
 | 
						map_autoidx = autoidx++;
 | 
				
			||||||
| 
						 | 
					@ -348,7 +348,7 @@ void abc9_module(RTLIL::Design *design, RTLIL::Module *module, std::string scrip
 | 
				
			||||||
		log_assert(!design->module(ID($__abc9__)));
 | 
							log_assert(!design->module(ID($__abc9__)));
 | 
				
			||||||
		{
 | 
							{
 | 
				
			||||||
			AigerReader reader(design, ifs, ID($__abc9__), "" /* clk_name */, buffer.c_str() /* map_filename */, true /* wideports */);
 | 
								AigerReader reader(design, ifs, ID($__abc9__), "" /* clk_name */, buffer.c_str() /* map_filename */, true /* wideports */);
 | 
				
			||||||
			reader.parse_xaiger(box_lookup);
 | 
								reader.parse_xaiger();
 | 
				
			||||||
		}
 | 
							}
 | 
				
			||||||
		ifs.close();
 | 
							ifs.close();
 | 
				
			||||||
		Pass::call_on_module(design, design->module(ID($__abc9__)), stringf("write_verilog -noexpr -norename -selected"));
 | 
							Pass::call_on_module(design, design->module(ID($__abc9__)), stringf("write_verilog -noexpr -norename -selected"));
 | 
				
			||||||
| 
						 | 
					@ -400,7 +400,7 @@ void abc9_module(RTLIL::Design *design, RTLIL::Module *module, std::string scrip
 | 
				
			||||||
		log_assert(!design->module(ID($__abc9__)));
 | 
							log_assert(!design->module(ID($__abc9__)));
 | 
				
			||||||
 | 
					
 | 
				
			||||||
		AigerReader reader(design, ifs, ID($__abc9__), "" /* clk_name */, buffer.c_str() /* map_filename */, true /* wideports */);
 | 
							AigerReader reader(design, ifs, ID($__abc9__), "" /* clk_name */, buffer.c_str() /* map_filename */, true /* wideports */);
 | 
				
			||||||
		reader.parse_xaiger(box_lookup);
 | 
							reader.parse_xaiger();
 | 
				
			||||||
		ifs.close();
 | 
							ifs.close();
 | 
				
			||||||
 | 
					
 | 
				
			||||||
#if 0
 | 
					#if 0
 | 
				
			||||||
| 
						 | 
					@ -967,45 +967,6 @@ struct Abc9Pass : public Pass {
 | 
				
			||||||
		if (!box_file.empty() && !is_absolute_path(box_file) && box_file[0] != '+')
 | 
							if (!box_file.empty() && !is_absolute_path(box_file) && box_file[0] != '+')
 | 
				
			||||||
		    box_file = std::string(pwd) + "/" + box_file;
 | 
							    box_file = std::string(pwd) + "/" + box_file;
 | 
				
			||||||
 | 
					
 | 
				
			||||||
		dict<int,IdString> box_lookup;
 | 
					 | 
				
			||||||
		for (auto m : design->modules()) {
 | 
					 | 
				
			||||||
			auto it = m->attributes.find(ID(abc9_box_id));
 | 
					 | 
				
			||||||
			if (it == m->attributes.end())
 | 
					 | 
				
			||||||
				continue;
 | 
					 | 
				
			||||||
			if (m->name.begins_with("$paramod"))
 | 
					 | 
				
			||||||
				continue;
 | 
					 | 
				
			||||||
			auto id = it->second.as_int();
 | 
					 | 
				
			||||||
			auto r = box_lookup.insert(std::make_pair(id, m->name));
 | 
					 | 
				
			||||||
			if (!r.second)
 | 
					 | 
				
			||||||
				log_error("Module '%s' has the same abc9_box_id = %d value as '%s'.\n",
 | 
					 | 
				
			||||||
						log_id(m), id, log_id(r.first->second));
 | 
					 | 
				
			||||||
			log_assert(r.second);
 | 
					 | 
				
			||||||
 | 
					 | 
				
			||||||
			RTLIL::Wire *carry_in = nullptr, *carry_out = nullptr;
 | 
					 | 
				
			||||||
			for (auto p : m->ports) {
 | 
					 | 
				
			||||||
				auto w = m->wire(p);
 | 
					 | 
				
			||||||
				log_assert(w);
 | 
					 | 
				
			||||||
				if (w->attributes.count(ID(abc9_carry))) {
 | 
					 | 
				
			||||||
					if (w->port_input) {
 | 
					 | 
				
			||||||
						if (carry_in)
 | 
					 | 
				
			||||||
							log_error("Module '%s' contains more than one 'abc9_carry' input port.\n", log_id(m));
 | 
					 | 
				
			||||||
						carry_in = w;
 | 
					 | 
				
			||||||
					}
 | 
					 | 
				
			||||||
					else if (w->port_output) {
 | 
					 | 
				
			||||||
						if (carry_out)
 | 
					 | 
				
			||||||
							log_error("Module '%s' contains more than one 'abc9_carry' input port.\n", log_id(m));
 | 
					 | 
				
			||||||
						carry_out = w;
 | 
					 | 
				
			||||||
					}
 | 
					 | 
				
			||||||
				}
 | 
					 | 
				
			||||||
			}
 | 
					 | 
				
			||||||
			if (carry_in || carry_out) {
 | 
					 | 
				
			||||||
				if (carry_in && !carry_out)
 | 
					 | 
				
			||||||
					log_error("Module '%s' contains an 'abc9_carry' input port but no output port.\n", log_id(m));
 | 
					 | 
				
			||||||
				if (!carry_in && carry_out)
 | 
					 | 
				
			||||||
					log_error("Module '%s' contains an 'abc9_carry' output port but no input port.\n", log_id(m));
 | 
					 | 
				
			||||||
			}
 | 
					 | 
				
			||||||
		}
 | 
					 | 
				
			||||||
 | 
					 | 
				
			||||||
		SigMap assign_map;
 | 
							SigMap assign_map;
 | 
				
			||||||
		CellTypes ct(design);
 | 
							CellTypes ct(design);
 | 
				
			||||||
		for (auto module : design->selected_modules())
 | 
							for (auto module : design->selected_modules())
 | 
				
			||||||
| 
						 | 
					@ -1056,7 +1017,7 @@ struct Abc9Pass : public Pass {
 | 
				
			||||||
			design->selected_active_module = module->name.str();
 | 
								design->selected_active_module = module->name.str();
 | 
				
			||||||
			abc9_module(design, module, script_file, exe_file, cleanup, lut_costs,
 | 
								abc9_module(design, module, script_file, exe_file, cleanup, lut_costs,
 | 
				
			||||||
					delay_target, lutin_shared, fast_mode, all_cells, show_tempdir,
 | 
										delay_target, lutin_shared, fast_mode, all_cells, show_tempdir,
 | 
				
			||||||
					box_file, lut_file, wire_delay, box_lookup, nomfs);
 | 
										box_file, lut_file, wire_delay, nomfs);
 | 
				
			||||||
			design->selected_active_module.clear();
 | 
								design->selected_active_module.clear();
 | 
				
			||||||
		}
 | 
							}
 | 
				
			||||||
 | 
					
 | 
				
			||||||
| 
						 | 
					
 | 
				
			||||||
		Loading…
	
	Add table
		Add a link
		
	
		Reference in a new issue