mirror of
				https://github.com/YosysHQ/yosys
				synced 2025-10-31 11:42:30 +00:00 
			
		
		
		
	kernel: big fat patch to use more ID::*, otherwise ID(*)
This commit is contained in:
		
							parent
							
								
									2d86563bb2
								
							
						
					
					
						commit
						956ecd48f7
					
				
					 152 changed files with 4503 additions and 4391 deletions
				
			
		|  | @ -75,10 +75,10 @@ struct SpliceWorker | |||
| 		RTLIL::SigSpec new_sig = sig; | ||||
| 
 | ||||
| 		if (sig_a.size() != sig.size()) { | ||||
| 			RTLIL::Cell *cell = module->addCell(NEW_ID, "$slice"); | ||||
| 			cell->parameters["\\OFFSET"] = offset; | ||||
| 			cell->parameters["\\A_WIDTH"] = sig_a.size(); | ||||
| 			cell->parameters["\\Y_WIDTH"] = sig.size(); | ||||
| 			RTLIL::Cell *cell = module->addCell(NEW_ID, ID($slice)); | ||||
| 			cell->parameters[ID::OFFSET] = offset; | ||||
| 			cell->parameters[ID::A_WIDTH] = sig_a.size(); | ||||
| 			cell->parameters[ID::Y_WIDTH] = sig.size(); | ||||
| 			cell->setPort(ID::A, sig_a); | ||||
| 			cell->setPort(ID::Y, module->addWire(NEW_ID, sig.size())); | ||||
| 			new_sig = cell->getPort(ID::Y); | ||||
|  | @ -132,9 +132,9 @@ struct SpliceWorker | |||
| 		RTLIL::SigSpec new_sig = get_sliced_signal(chunks.front()); | ||||
| 		for (size_t i = 1; i < chunks.size(); i++) { | ||||
| 			RTLIL::SigSpec sig2 = get_sliced_signal(chunks[i]); | ||||
| 			RTLIL::Cell *cell = module->addCell(NEW_ID, "$concat"); | ||||
| 			cell->parameters["\\A_WIDTH"] = new_sig.size(); | ||||
| 			cell->parameters["\\B_WIDTH"] = sig2.size(); | ||||
| 			RTLIL::Cell *cell = module->addCell(NEW_ID, ID($concat)); | ||||
| 			cell->parameters[ID::A_WIDTH] = new_sig.size(); | ||||
| 			cell->parameters[ID::B_WIDTH] = sig2.size(); | ||||
| 			cell->setPort(ID::A, new_sig); | ||||
| 			cell->setPort(ID::B, sig2); | ||||
| 			cell->setPort(ID::Y, module->addWire(NEW_ID, new_sig.size() + sig2.size())); | ||||
|  |  | |||
		Loading…
	
	Add table
		Add a link
		
	
		Reference in a new issue