mirror of
				https://github.com/YosysHQ/yosys
				synced 2025-11-04 05:19:11 +00:00 
			
		
		
		
	Merge remote-tracking branch 'origin/eddie/clkpart' into xaig_dff
This commit is contained in:
		
						commit
						7b2bccb3d3
					
				
					 1 changed files with 27 additions and 13 deletions
				
			
		| 
						 | 
				
			
			@ -28,7 +28,7 @@ USING_YOSYS_NAMESPACE
 | 
			
		|||
PRIVATE_NAMESPACE_BEGIN
 | 
			
		||||
 | 
			
		||||
struct ClkPartPass : public Pass {
 | 
			
		||||
	ClkPartPass() : Pass("clkpart", "partition design according to clock domain") { }
 | 
			
		||||
	ClkPartPass() : Pass("clkpart", "partition design according to clock/enable domain") { }
 | 
			
		||||
	void help() YS_OVERRIDE
 | 
			
		||||
	{
 | 
			
		||||
		//   |---v---|---v---|---v---|---v---|---v---|---v---|---v---|---v---|---v---|---v---|
 | 
			
		||||
| 
						 | 
				
			
			@ -38,11 +38,14 @@ struct ClkPartPass : public Pass {
 | 
			
		|||
		log("Partition the contents of selected modules according to the clock (and optionally\n");
 | 
			
		||||
		log("the enable) domains of its $_DFF* cells by extracting them into sub-modules,\n");
 | 
			
		||||
		log("using the `submod` command.\n");
 | 
			
		||||
		log("Sub-modules created by this command are marked with a 'clkpart' attribute.\n");
 | 
			
		||||
		log("\n");
 | 
			
		||||
		log("    -unpart\n");
 | 
			
		||||
		log("        undo this operation within the selected modules, by flattening those with\n");
 | 
			
		||||
		log("        a 'clkpart' attribute into those modules without this attribute.\n");
 | 
			
		||||
		log("    -set_attr <name> <value>\n");
 | 
			
		||||
		log("        set the specified attribute on all sub-modules created.\n");
 | 
			
		||||
		log("\n");
 | 
			
		||||
		log("    -unpart <name>\n");
 | 
			
		||||
		log("        undo this operation within the selected modules, by flattening those\n");
 | 
			
		||||
		log("        attached with an <name> attribute into those modules without this\n");
 | 
			
		||||
		log("        attribute.\n");
 | 
			
		||||
		log("\n");
 | 
			
		||||
		log("    -enable\n");
 | 
			
		||||
		log("        also consider enable domains.\n");
 | 
			
		||||
| 
						 | 
				
			
			@ -50,15 +53,19 @@ struct ClkPartPass : public Pass {
 | 
			
		|||
	}
 | 
			
		||||
 | 
			
		||||
	bool unpart_mode, enable_mode;
 | 
			
		||||
	IdString attr_name;
 | 
			
		||||
	Const attr_value;
 | 
			
		||||
 | 
			
		||||
	void clear_flags() YS_OVERRIDE
 | 
			
		||||
	{
 | 
			
		||||
		unpart_mode = false;
 | 
			
		||||
		enable_mode = false;
 | 
			
		||||
		attr_name = IdString();
 | 
			
		||||
		attr_value = Const();
 | 
			
		||||
	}
 | 
			
		||||
	void execute(std::vector<std::string> args, RTLIL::Design *design) YS_OVERRIDE
 | 
			
		||||
	{
 | 
			
		||||
		log_header(design, "Executing CLKPART pass (partition design according to clock domain).\n");
 | 
			
		||||
		log_header(design, "Executing CLKPART pass (partition design according to clock/enable domain).\n");
 | 
			
		||||
		log_push();
 | 
			
		||||
 | 
			
		||||
		clear_flags();
 | 
			
		||||
| 
						 | 
				
			
			@ -66,8 +73,13 @@ struct ClkPartPass : public Pass {
 | 
			
		|||
		size_t argidx;
 | 
			
		||||
		for (argidx = 1; argidx < args.size(); argidx++)
 | 
			
		||||
		{
 | 
			
		||||
			if (args[argidx] == "-unpart") {
 | 
			
		||||
				unpart_mode = true;
 | 
			
		||||
			if (args[argidx] == "-set_attr" && argidx+2 < args.size()) {
 | 
			
		||||
				attr_name = RTLIL::escape_id(args[argidx++]);
 | 
			
		||||
				attr_value = args[argidx++];
 | 
			
		||||
				continue;
 | 
			
		||||
			}
 | 
			
		||||
			if (args[argidx] == "-unpart" && argidx+1 < args.size()) {
 | 
			
		||||
				attr_name = RTLIL::escape_id(args[argidx++]);
 | 
			
		||||
				continue;
 | 
			
		||||
			}
 | 
			
		||||
			if (args[argidx] == "-enable") {
 | 
			
		||||
| 
						 | 
				
			
			@ -248,9 +260,9 @@ struct ClkPartPass : public Pass {
 | 
			
		|||
 | 
			
		||||
				auto clk = std::get<1>(it.first);
 | 
			
		||||
				auto en = std::get<3>(it.first);
 | 
			
		||||
				std::string submod = stringf("\\%s%s.%s%s",
 | 
			
		||||
				std::string submod = stringf("clk=%s%s%s%s%s",
 | 
			
		||||
						std::get<0>(it.first) ? "" : "!", clk.empty() ? "" : log_signal(clk),
 | 
			
		||||
						std::get<2>(it.first) ? "" : "!", en.empty() ? "" : log_signal(en));
 | 
			
		||||
						std::get<2>(it.first) ? "" : "!", en.empty() ? "" : ".en=", en.empty() ? "" : log_signal(en));
 | 
			
		||||
				for (auto c : it.second)
 | 
			
		||||
					c->attributes[ID(submod)] = submod;
 | 
			
		||||
				new_submods.push_back(stringf("%s_%s", mod->name.c_str(), submod.c_str()));
 | 
			
		||||
| 
						 | 
				
			
			@ -258,15 +270,17 @@ struct ClkPartPass : public Pass {
 | 
			
		|||
		}
 | 
			
		||||
 | 
			
		||||
		Pass::call(design, "submod");
 | 
			
		||||
		for (auto m : new_submods)
 | 
			
		||||
			design->module(m)->set_bool_attribute(ID(clkpart));
 | 
			
		||||
 | 
			
		||||
		if (!attr_name.empty())
 | 
			
		||||
			for (auto m : new_submods)
 | 
			
		||||
				design->module(m)->attributes[attr_name] = attr_value;
 | 
			
		||||
	}
 | 
			
		||||
 | 
			
		||||
	void unpart(RTLIL::Design *design)
 | 
			
		||||
	{
 | 
			
		||||
		vector<Module*> keeped;
 | 
			
		||||
		for (auto mod : design->selected_modules()) {
 | 
			
		||||
			if (mod->get_bool_attribute(ID(clkpart)))
 | 
			
		||||
			if (mod->get_bool_attribute(attr_name))
 | 
			
		||||
				continue;
 | 
			
		||||
			if (mod->get_bool_attribute(ID(keep_hierarchy)))
 | 
			
		||||
				continue;
 | 
			
		||||
| 
						 | 
				
			
			
 | 
			
		|||
		Loading…
	
	Add table
		Add a link
		
	
		Reference in a new issue