mirror of
				https://github.com/YosysHQ/yosys
				synced 2025-11-04 05:19:11 +00:00 
			
		
		
		
	Merge origin/master
This commit is contained in:
		
							parent
							
								
									c226af3f56
								
							
						
					
					
						commit
						6c256b8cda
					
				
					 10 changed files with 480 additions and 65 deletions
				
			
		| 
						 | 
				
			
			@ -153,7 +153,7 @@ AstNode *VERILOG_FRONTEND::const2ast(std::string code, char case_type, bool warn
 | 
			
		|||
{
 | 
			
		||||
	if (warn_z) {
 | 
			
		||||
		AstNode *ret = const2ast(code, case_type);
 | 
			
		||||
		if (std::find(ret->bits.begin(), ret->bits.end(), RTLIL::State::Sz) != ret->bits.end())
 | 
			
		||||
		if (ret != nullptr && std::find(ret->bits.begin(), ret->bits.end(), RTLIL::State::Sz) != ret->bits.end())
 | 
			
		||||
			log_warning("Yosys has only limited support for tri-state logic at the moment. (%s:%d)\n",
 | 
			
		||||
				current_filename.c_str(), get_line_num());
 | 
			
		||||
		return ret;
 | 
			
		||||
| 
						 | 
				
			
			
 | 
			
		|||
		Loading…
	
	Add table
		Add a link
		
	
		Reference in a new issue