mirror of
				https://github.com/YosysHQ/yosys
				synced 2025-11-04 05:19:11 +00:00 
			
		
		
		
	write_xaiger to support non-bit cell connections, and cope with COs for -O
This commit is contained in:
		
							parent
							
								
									f853b2f3c1
								
							
						
					
					
						commit
						6a57de9013
					
				
					 1 changed files with 15 additions and 13 deletions
				
			
		| 
						 | 
				
			
			@ -206,8 +206,9 @@ struct XAigerWriter
 | 
			
		|||
 | 
			
		||||
			for (const auto &c : cell->connections()) {
 | 
			
		||||
				if (c.second.is_fully_const()) continue;
 | 
			
		||||
				SigBit b = c.second.as_bit();
 | 
			
		||||
				for (auto b : c.second.bits()) {
 | 
			
		||||
					Wire *w = b.wire;
 | 
			
		||||
					if (!w) continue;
 | 
			
		||||
					if (cell->input(c.first)) {
 | 
			
		||||
						SigBit I = sigmap(b);
 | 
			
		||||
						if (!w->port_input)
 | 
			
		||||
| 
						 | 
				
			
			@ -218,6 +219,7 @@ struct XAigerWriter
 | 
			
		|||
						ci_bits.insert(O);
 | 
			
		||||
					}
 | 
			
		||||
					else log_abort();
 | 
			
		||||
				}
 | 
			
		||||
				if (!type_map.count(cell->type))
 | 
			
		||||
					type_map[cell->type] = type_map.size()+1;
 | 
			
		||||
			}
 | 
			
		||||
| 
						 | 
				
			
			@ -343,7 +345,7 @@ struct XAigerWriter
 | 
			
		|||
			aig_outputs.push_back(bit2aig(bit));
 | 
			
		||||
		}
 | 
			
		||||
 | 
			
		||||
		if (omode && output_bits.empty()) {
 | 
			
		||||
		if (omode && output_bits.empty() && co_bits.empty()) {
 | 
			
		||||
			aig_o++;
 | 
			
		||||
			aig_outputs.push_back(0);
 | 
			
		||||
		}
 | 
			
		||||
| 
						 | 
				
			
			@ -564,7 +566,7 @@ struct XAigerWriter
 | 
			
		|||
		output_lines.sort();
 | 
			
		||||
		for (auto &it : output_lines)
 | 
			
		||||
			f << it.second;
 | 
			
		||||
		if (omode && output_bits.empty()) {
 | 
			
		||||
		if (omode && output_bits.empty() && co_bits.empty()) {
 | 
			
		||||
			f << "output 0 0 __dummy_o__\n";
 | 
			
		||||
		}
 | 
			
		||||
 | 
			
		||||
| 
						 | 
				
			
			
 | 
			
		|||
		Loading…
	
	Add table
		Add a link
		
	
		Reference in a new issue