mirror of
https://github.com/YosysHQ/yosys
synced 2025-06-20 04:43:40 +00:00
Merge branch 'xaig_arrival' of github.com:YosysHQ/yosys into xaig_arrival
This commit is contained in:
commit
3fa826254f
2 changed files with 1 additions and 14 deletions
|
@ -3,16 +3,3 @@
|
||||||
(* abc_box_id=2 *)
|
(* abc_box_id=2 *)
|
||||||
module \$__ABC_DPR16X4_COMB (input [3:0] A, S, output [3:0] Y);
|
module \$__ABC_DPR16X4_COMB (input [3:0] A, S, output [3:0] Y);
|
||||||
endmodule
|
endmodule
|
||||||
|
|
||||||
module \$__ABC_DPR16X4_SEQ (
|
|
||||||
input [3:0] DI,
|
|
||||||
input [3:0] WAD,
|
|
||||||
input WRE,
|
|
||||||
input WCK,
|
|
||||||
input [3:0] RAD,
|
|
||||||
output [3:0] DO
|
|
||||||
);
|
|
||||||
parameter WCKMUX = "WCK";
|
|
||||||
parameter WREMUX = "WRE";
|
|
||||||
parameter [63:0] INITVAL = 64'h0000000000000000;
|
|
||||||
endmodule
|
|
||||||
|
|
Loading…
Add table
Add a link
Reference in a new issue