mirror of
https://github.com/YosysHQ/yosys
synced 2025-06-12 00:53:26 +00:00
Merge remote-tracking branch 'origin/eddie/fix_carry_wrapper' into xaig_arrival
This commit is contained in:
commit
345a572449
5 changed files with 20 additions and 68 deletions
|
@ -3,11 +3,11 @@
|
||||||
# NB: Inputs/Outputs must be ordered alphabetically
|
# NB: Inputs/Outputs must be ordered alphabetically
|
||||||
# (with exceptions for carry in/out)
|
# (with exceptions for carry in/out)
|
||||||
|
|
||||||
# Inputs: A B CI
|
# Inputs: A B I0 I3 CI
|
||||||
# Outputs: O CO
|
# Outputs: O CO
|
||||||
# (NB: carry chain input/output must be last
|
# (NB: carry chain input/output must be last
|
||||||
# input/output and have been moved there
|
# input/output and have been moved there
|
||||||
# overriding the alphabetical ordering)
|
# overriding the alphabetical ordering)
|
||||||
$__ICE40_FULL_ADDER 1 1 3 2
|
$__ICE40_FULL_ADDER 1 1 5 2
|
||||||
400 379 316
|
400 379 449 316 316
|
||||||
259 231 126
|
259 231 - - 126
|
||||||
|
|
|
@ -3,11 +3,11 @@
|
||||||
# NB: Inputs/Outputs must be ordered alphabetically
|
# NB: Inputs/Outputs must be ordered alphabetically
|
||||||
# (with exceptions for carry in/out)
|
# (with exceptions for carry in/out)
|
||||||
|
|
||||||
# Inputs: A B CI
|
# Inputs: A B I0 I3 CI
|
||||||
# Outputs: O CO
|
# Outputs: O CO
|
||||||
# (NB: carry chain input/output must be last
|
# (NB: carry chain input/output must be last
|
||||||
# input/output and have been moved there
|
# input/output and have been moved there
|
||||||
# overriding the alphabetical ordering)
|
# overriding the alphabetical ordering)
|
||||||
$__ICE40_FULL_ADDER 1 1 3 2
|
$__ICE40_FULL_ADDER 1 1 5 2
|
||||||
589 558 465
|
589 558 661 465 465
|
||||||
675 609 186
|
675 609 - - 186
|
||||||
|
|
|
@ -3,11 +3,11 @@
|
||||||
# NB: Inputs/Outputs must be ordered alphabetically
|
# NB: Inputs/Outputs must be ordered alphabetically
|
||||||
# (with exceptions for carry in/out)
|
# (with exceptions for carry in/out)
|
||||||
|
|
||||||
# Inputs: A B CI
|
# Inputs: A B I0 I3 CI
|
||||||
# Outputs: O CO
|
# Outputs: O CO
|
||||||
# (NB: carry chain input/output must be last
|
# (NB: carry chain input/output must be last
|
||||||
# input/output and have been moved there
|
# input/output and have been moved there
|
||||||
# overriding the alphabetical ordering)
|
# overriding the alphabetical ordering)
|
||||||
$__ICE40_FULL_ADDER 1 1 3 2
|
$__ICE40_FULL_ADDER 1 1 5 2
|
||||||
1231 1205 874
|
1231 1205 1285 874 874
|
||||||
675 609 278
|
675 609 - - 278
|
||||||
|
|
|
@ -142,15 +142,16 @@ module SB_CARRY (output CO, input I0, I1, CI);
|
||||||
endmodule
|
endmodule
|
||||||
|
|
||||||
(* abc_box_id = 1, lib_whitebox *)
|
(* abc_box_id = 1, lib_whitebox *)
|
||||||
module \$__ICE40_FULL_ADDER (
|
module \$__ICE40_CARRY_WRAPPER (
|
||||||
(* abc_carry *)
|
(* abc_carry *)
|
||||||
output CO,
|
output CO,
|
||||||
output O,
|
output O,
|
||||||
input A,
|
input A, B,
|
||||||
input B,
|
|
||||||
(* abc_carry *)
|
(* abc_carry *)
|
||||||
input CI
|
input CI,
|
||||||
|
input I0, I3,
|
||||||
);
|
);
|
||||||
|
parameter LUT = 0;
|
||||||
SB_CARRY carry (
|
SB_CARRY carry (
|
||||||
.I0(A),
|
.I0(A),
|
||||||
.I1(B),
|
.I1(B),
|
||||||
|
@ -158,16 +159,12 @@ module \$__ICE40_FULL_ADDER (
|
||||||
.CO(CO)
|
.CO(CO)
|
||||||
);
|
);
|
||||||
SB_LUT4 #(
|
SB_LUT4 #(
|
||||||
// I0: 1010 1010 1010 1010
|
.LUT_INIT(LUT)
|
||||||
// I1: 1100 1100 1100 1100
|
|
||||||
// I2: 1111 0000 1111 0000
|
|
||||||
// I3: 1111 1111 0000 0000
|
|
||||||
.LUT_INIT(16'b 0110_1001_1001_0110)
|
|
||||||
) adder (
|
) adder (
|
||||||
.I0(1'b0),
|
.I0(I0),
|
||||||
.I1(A),
|
.I1(A),
|
||||||
.I2(B),
|
.I2(B),
|
||||||
.I3(CI),
|
.I3(I3),
|
||||||
.O(O)
|
.O(O)
|
||||||
);
|
);
|
||||||
endmodule
|
endmodule
|
||||||
|
|
|
@ -83,51 +83,6 @@ static void run_ice40_opts(Module *module)
|
||||||
}
|
}
|
||||||
continue;
|
continue;
|
||||||
}
|
}
|
||||||
|
|
||||||
if (cell->type == "$__ICE40_FULL_ADDER")
|
|
||||||
{
|
|
||||||
SigSpec non_const_inputs, replacement_output;
|
|
||||||
int count_zeros = 0, count_ones = 0;
|
|
||||||
|
|
||||||
SigBit inbit[3] = {
|
|
||||||
cell->getPort("\\A"),
|
|
||||||
cell->getPort("\\B"),
|
|
||||||
cell->getPort("\\CI")
|
|
||||||
};
|
|
||||||
for (int i = 0; i < 3; i++)
|
|
||||||
if (inbit[i].wire == nullptr) {
|
|
||||||
if (inbit[i] == State::S1)
|
|
||||||
count_ones++;
|
|
||||||
else
|
|
||||||
count_zeros++;
|
|
||||||
} else
|
|
||||||
non_const_inputs.append(inbit[i]);
|
|
||||||
|
|
||||||
if (count_zeros >= 2)
|
|
||||||
replacement_output = State::S0;
|
|
||||||
else if (count_ones >= 2)
|
|
||||||
replacement_output = State::S1;
|
|
||||||
else if (GetSize(non_const_inputs) == 1)
|
|
||||||
replacement_output = non_const_inputs;
|
|
||||||
|
|
||||||
if (GetSize(replacement_output)) {
|
|
||||||
optimized_co.insert(sigmap(cell->getPort("\\CO")[0]));
|
|
||||||
module->connect(cell->getPort("\\CO")[0], replacement_output);
|
|
||||||
module->design->scratchpad_set_bool("opt.did_something", true);
|
|
||||||
log("Optimized $__ICE40_FULL_ADDER cell back to logic (without SB_CARRY) %s.%s: CO=%s\n",
|
|
||||||
log_id(module), log_id(cell), log_signal(replacement_output));
|
|
||||||
cell->type = "$lut";
|
|
||||||
cell->setPort("\\A", { State::S0, inbit[0], inbit[1], inbit[2] });
|
|
||||||
cell->setPort("\\Y", cell->getPort("\\O"));
|
|
||||||
cell->unsetPort("\\B");
|
|
||||||
cell->unsetPort("\\CI");
|
|
||||||
cell->unsetPort("\\CO");
|
|
||||||
cell->unsetPort("\\O");
|
|
||||||
cell->setParam("\\LUT", RTLIL::Const::from_string("0110100110010110"));
|
|
||||||
cell->setParam("\\WIDTH", 4);
|
|
||||||
}
|
|
||||||
continue;
|
|
||||||
}
|
|
||||||
}
|
}
|
||||||
|
|
||||||
for (auto cell : sb_lut_cells)
|
for (auto cell : sb_lut_cells)
|
||||||
|
|
Loading…
Add table
Add a link
Reference in a new issue