mirror of
https://github.com/YosysHQ/yosys
synced 2025-08-11 05:30:53 +00:00
xilinx: Add block RAM mapping for Virtex 2* and Spartan 3*.
This commit is contained in:
parent
95c46ccc55
commit
30854b9c7f
11 changed files with 370 additions and 1 deletions
|
@ -1,3 +1,4 @@
|
|||
# Spartan 3A DSP block RAM rules.
|
||||
|
||||
bram $__XILINX_RAMB16BWER_TDP
|
||||
init 1
|
||||
|
|
Loading…
Add table
Add a link
Reference in a new issue