3
0
Fork 0
mirror of https://github.com/YosysHQ/yosys synced 2025-06-07 06:33:24 +00:00

fix test setup for synth_quicklogic memory tests

This commit is contained in:
N. Engelhardt 2023-12-01 10:47:39 +01:00
parent 5634d98ccb
commit 190cbd54b1
4 changed files with 17 additions and 34 deletions

View file

@ -1,8 +1,7 @@
read_verilog bram_tdp.v read_verilog bram_tdp.v
hierarchy -top BRAM_TDP hierarchy -top BRAM_TDP
synth_quicklogic -family qlf_k6n10f synth_quicklogic -family qlf_k6n10f
read_verilog +/quicklogic/qlf_k6n10f/brams_sim.v +/quicklogic/qlf_k6n10f/sram1024x18_mem.v +/quicklogic/qlf_k6n10f/ufifo_ctl.v +/quicklogic/qlf_k6n10f/TDP18K_FIFO.v
read_verilog -formal bram_tdp_tb.v read_verilog -formal bram_tdp_tb.v
hierarchy -top TB read_verilog -overwrite +/quicklogic/common/cells_sim.v +/quicklogic/qlf_k6n10f/cells_sim.v +/quicklogic/qlf_k6n10f/brams_sim.v +/quicklogic/qlf_k6n10f/sram1024x18_mem.v +/quicklogic/qlf_k6n10f/ufifo_ctl.v +/quicklogic/qlf_k6n10f/TDP18K_FIFO.v
proc prep -top TB
sim -clock clk -n 20 -assert # -vcd bram_tdp.vcd sim -clock clk -n 20 -assert # -vcd bram_tdp.vcd

View file

@ -57,7 +57,7 @@ wire [DATA_WIDTH-1:0] wd_a = wd_a_testvector[i];
wire rce_b = rce_b_testvector[i]; wire rce_b = rce_b_testvector[i];
wire [ADDR_WIDTH-1:0] ra_b = ra_b_testvector[i]; wire [ADDR_WIDTH-1:0] ra_b = ra_b_testvector[i];
wire [DATA_WIDTH-1:0] rq_b = rq_b_expected[i]; wire [DATA_WIDTH-1:0] rq_b;
wire wce_b = wce_b_testvector[i]; wire wce_b = wce_b_testvector[i];
wire [ADDR_WIDTH-1:0] wa_b = wa_b_testvector[i]; wire [ADDR_WIDTH-1:0] wa_b = wa_b_testvector[i];

View file

@ -4,11 +4,12 @@ from dataclasses import dataclass
blockram_template = """# ====================================== blockram_template = """# ======================================
log ** TESTING {top} WITH PARAMS{param_str}
design -reset; read_verilog -defer ../../common/blockram.v design -reset; read_verilog -defer ../../common/blockram.v
chparam{param_str} {top} chparam{param_str} {top}
hierarchy -top {top} hierarchy -top {top}
synth_quicklogic -family qlf_k6n10f -top {top}; cd {top} synth_quicklogic -family qlf_k6n10f -top {top}
log ** TESTING {top} WITH PARAMS{param_str}\ design -stash synthesized
""" """
blockram_tests: "list[tuple[list[tuple[str, int]], str, list[str]]]" = [ blockram_tests: "list[tuple[list[tuple[str, int]], str, list[str]]]" = [
# TDP36K = 1024x36bit RAM, 2048x18bit or 4096x9bit also work # TDP36K = 1024x36bit RAM, 2048x18bit or 4096x9bit also work
@ -103,8 +104,9 @@ blockram_tests: "list[tuple[list[tuple[str, int]], str, list[str]]]" = [
] ]
sim_template = """\ sim_template = """\
cd design -copy-from synthesized -as {top}_synth {top}
read_verilog +/quicklogic/qlf_k6n10f/brams_sim.v +/quicklogic/qlf_k6n10f/sram1024x18_mem.v +/quicklogic/qlf_k6n10f/ufifo_ctl.v +/quicklogic/qlf_k6n10f/TDP18K_FIFO.v design -delete synthesized
read_verilog +/quicklogic/common/cells_sim.v +/quicklogic/qlf_k6n10f/cells_sim.v +/quicklogic/qlf_k6n10f/brams_sim.v +/quicklogic/qlf_k6n10f/sram1024x18_mem.v +/quicklogic/qlf_k6n10f/ufifo_ctl.v +/quicklogic/qlf_k6n10f/TDP18K_FIFO.v
read_verilog <<EOF read_verilog <<EOF
`define MEM_TEST_VECTOR {mem_test_vector} `define MEM_TEST_VECTOR {mem_test_vector}
@ -113,17 +115,13 @@ read_verilog <<EOF
EOF EOF
read_verilog -defer -formal mem_tb.v read_verilog -defer -formal mem_tb.v
chparam{param_str} -set VECTORLEN {vectorlen} TB chparam{param_str} -set VECTORLEN {vectorlen} TB
read_verilog +/quicklogic/qlf_k6n10f/cells_sim.v
hierarchy -top TB -check hierarchy -top TB -check
proc prep
sim -clock clk -n {vectorlen} -assert sim -clock clk -n {vectorlen} -assert
""" """
sync_ram_sdp_submodule = """\ sync_ram_sdp_submodule = """\
sync_ram_sdp #(\\ sync_ram_sdp_synth uut (\\
.ADDRESS_WIDTH(ADDRESS_WIDTH),\\
.DATA_WIDTH(DATA_WIDTH)\\
) uut (\\
.clk(clk),\\ .clk(clk),\\
.address_in_r(ra_a),\\ .address_in_r(ra_a),\\
.data_out(rq_a),\\ .data_out(rq_a),\\
@ -134,10 +132,7 @@ sync_ram_sdp #(\\
""" """
sync_ram_tdp_submodule = """\ sync_ram_tdp_submodule = """\
sync_ram_tdp #(\\ sync_ram_tdp_synth uut (\\
.ADDRESS_WIDTH(ADDRESS_WIDTH),\\
.DATA_WIDTH(DATA_WIDTH)\\
) uut (\\
.clk_a(clk),\\ .clk_a(clk),\\
.clk_b(clk),\\ .clk_b(clk),\\
.write_enable_a(wce_a),\\ .write_enable_a(wce_a),\\
@ -154,11 +149,7 @@ sync_ram_tdp #(\\
""" """
sync_ram_sdp_wwr_submodule = """\ sync_ram_sdp_wwr_submodule = """\
sync_ram_sdp_wwr #(\\ sync_ram_sdp_wwr_synth uut (\\
.ADDRESS_WIDTH(ADDRESS_WIDTH),\\
.DATA_WIDTH(DATA_WIDTH),\\
.SHIFT_VAL(SHIFT_VAL)\\
) uut (\\
.clk_w(clk),\\ .clk_w(clk),\\
.clk_r(clk),\\ .clk_r(clk),\\
.write_enable(wce_a),\\ .write_enable(wce_a),\\
@ -170,11 +161,7 @@ sync_ram_sdp_wwr #(\\
""" """
sync_ram_sdp_wrr_submodule = """\ sync_ram_sdp_wrr_submodule = """\
sync_ram_sdp_wrr #(\\ sync_ram_sdp_wrr_synth uut (\\
.ADDRESS_WIDTH(ADDRESS_WIDTH),\\
.DATA_WIDTH(DATA_WIDTH),\\
.SHIFT_VAL(SHIFT_VAL)\\
) uut (\\
.clk_w(clk),\\ .clk_w(clk),\\
.clk_r(clk),\\ .clk_r(clk),\\
.write_enable(wce_a),\\ .write_enable(wce_a),\\
@ -186,12 +173,7 @@ sync_ram_sdp_wrr #(\\
""" """
double_sync_ram_sdp_submodule = """\ double_sync_ram_sdp_submodule = """\
double_sync_ram_sdp #(\\ double_sync_ram_sdp_synth uut (\\
.ADDRESS_WIDTH_A(ADDRESS_WIDTH_A),\\
.DATA_WIDTH_A(DATA_WIDTH_A),\\
.ADDRESS_WIDTH_B(ADDRESS_WIDTH_B),\\
.DATA_WIDTH_B(DATA_WIDTH_B)\\
) uut (\\
.clk_a(clk),\\ .clk_a(clk),\\
.write_enable_a(wce_a),\\ .write_enable_a(wce_a),\\
.address_in_w_a(wa_a),\\ .address_in_w_a(wa_a),\\
@ -444,6 +426,7 @@ for sim_test in sim_tests:
mem_test_vector += f"\\\n{key}[{step}] = 'h{val:x};" mem_test_vector += f"\\\n{key}[{step}] = 'h{val:x};"
print( print(
sim_template.format( sim_template.format(
top=top,
mem_test_vector=mem_test_vector, mem_test_vector=mem_test_vector,
uut_submodule=uut_submodule, uut_submodule=uut_submodule,
param_str=param_str, param_str=param_str,

View file

@ -1,4 +1,5 @@
#!/usr/bin/env bash #!/usr/bin/env bash
set -eu set -eu
python3 generate.py
source ../../../gen-tests-makefile.sh source ../../../gen-tests-makefile.sh
run_tests --yosys-scripts --bash run_tests --yosys-scripts --bash