3
0
Fork 0
mirror of https://github.com/YosysHQ/yosys synced 2025-04-11 03:33:36 +00:00

Add LUTRAM delays

This commit is contained in:
Eddie Hung 2019-08-20 13:53:38 -07:00
parent 505d062daf
commit 0079e9b4a6

View file

@ -289,7 +289,8 @@ endmodule
(* abc_box_id = 5 *)
module RAM32X1D (
output DPO, SPO,
// Max delay from: https://github.com/SymbiFlow/prjxray-db/blob/34ea6eb08a63d21ec16264ad37a0a7b142ff6031/artix7/timings/CLBLM_R.sdf#L904-L905
(* abc_arrival=1472 *) output DPO, SPO,
(* abc_scc_break *) input D,
input WCLK,
(* abc_scc_break *) input WE,
@ -309,7 +310,8 @@ endmodule
(* abc_box_id = 6 *)
module RAM64X1D (
output DPO, SPO,
// Max delay from: https://github.com/SymbiFlow/prjxray-db/blob/34ea6eb08a63d21ec16264ad37a0a7b142ff6031/artix7/timings/CLBLM_R.sdf#L904-L905
(* abc_arrival=1472 *) output DPO, SPO,
(* abc_scc_break *) input D,
input WCLK,
(* abc_scc_break *) input WE,
@ -329,7 +331,8 @@ endmodule
(* abc_box_id = 7 *)
module RAM128X1D (
output DPO, SPO,
// Max delay from: https://github.com/SymbiFlow/prjxray-db/blob/34ea6eb08a63d21ec16264ad37a0a7b142ff6031/artix7/timings/CLBLM_R.sdf#L904-L905
(* abc_arrival=1472 *) output DPO, SPO,
(* abc_scc_break *) input D,
input WCLK,
(* abc_scc_break *) input WE,